

LOGIC

DEVICES INCORPORATED

# 

JULY 1995

628 East Evelyn Avenue Sunnyvale, California 94086 (408) 737-3300 • FAX (408) 733-7690

Copyright © 1995, LOGIC Devices Incorporated

ISO 9002

Cert. No. 95-003

#### **IMPORTANT NOTICE**

LOGIC DEVICES INCORPORATED (LDI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. LDI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current.

LDI warrants performance of its semiconductor products to current specifications in accordance with LDI's standard warranty. Testing and other quality control techniques are utilized to the extent that LDI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed.

LDI assumes no liability for LDI applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does LDI warrant or represent that any license, either expressed or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of LDI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

LOGIC DEVICES INCORPORATED products are not intended for use in life support applications, devices or systems. Use of a LOGIC Devices product in such application without the prior written consent of the appropriate LOGIC Devices officer is prohibited.

Copyright © 1995, LOGIC Devices Incorporated



| Imaging Products 2     |                               |
|------------------------|-------------------------------|
| thmetic Functions 3    | Arithmetic Logic Units & Spec |
| lier-Accumulators 4    | Multipliers &                 |
| Register Products 5    |                               |
| eripheral Products 6   |                               |
| FIFO Products 7        |                               |
| lity and Reliability 8 |                               |
| d Design Features 9    | Technol                       |
| ckage Information 10   |                               |
| Product Listing 11     |                               |
| Sales Offices 12       |                               |

**Ordering Information** 



#### PUBLICATION TEAM

Darren Andrus:

Production Team, Cover Design

Michael De Caro:

Project Leader, Production Coordinator, Production Team, Technical Editing, Cover Design, Cover Production

Tim Flaherty:

**Technical Editing** 

Cecelia Kong:

Cover Design

# **Table of Contents**

| 1. | ORDERING               | INFORMATION                                                       | 1-1  |
|----|------------------------|-------------------------------------------------------------------|------|
| 2. | VIDEO IMA              | AGING PRODUCTS                                                    | 2-1  |
|    | LF2242                 | 12/16-bit Half-Band Digital Filter                                |      |
|    | LF2246                 | 11 x 10-bit Image Filter                                          |      |
|    | LF2247                 | 11 x 10-bit Image Filter with Coefficient RAM                     |      |
|    | LF2249                 | 12 x 12-bit Digital Mixer                                         |      |
|    | LF2250                 | 12 x 10-bit Matrix Multiplier                                     |      |
|    | LF2272                 | Colorspace Converter/Corrector (3 x 12-bits)                      |      |
|    | LF43168                | Dual 8-Tap FIR Filter                                             |      |
|    | LF43881                | 8 x 8-bit Digital Filter                                          |      |
|    | LF43891                | 9 x 9-bit Digital Filter                                          |      |
|    | LF48212                | Alpha Mixer                                                       |      |
|    | LF48410                | 1024 x 24-bit Video Histogrammer                                  |      |
|    | LF48908                | Two Dimensional Convolver                                         |      |
|    | LF9501                 | 1K Programmable Line Buffer                                       |      |
|    | LF9502                 | 2K Programmable Line Buffer                                       |      |
| 3. | ARITHMET Arithmetic Lo | TIC LOGIC UNITS & SPECIAL ARITHMETIC FUNCTIONS                    | 3-1  |
|    | L4C381                 | 16-bit Cascadable ALU                                             | 3-3  |
|    |                        | metic Functions                                                   |      |
|    | LSH32                  | 32-bit Cascadable Barrel Shifter                                  | 3-15 |
|    | LSH33                  | 32-bit Cascadable Barrel Shifter with Registers                   |      |
|    | L10C23                 | 64 x 1 Digital Correlator                                         |      |
| 4. | MULTIPLIE              | ERS & MULTIPLIER-ACCUMULATORS                                     | 4-1  |
|    | Multipliers            |                                                                   |      |
|    | LMU08                  | 8 x 8-bit Parallel Multiplier, Signed                             |      |
|    | LMU8U                  | 8 x 8-bit Parallel Multiplier, Unsigned                           |      |
|    | LMU12                  | 12 x 12-bit Parallel Multiplier                                   |      |
|    | LMU112                 | 12 x 12-bit Parallel Multiplier, Reduced Pinout                   |      |
|    | LMU16                  | 16 x 16-bit Parallel Multiplier                                   |      |
|    | LMU216                 | 16 x 16-bit Parallel Multiplier, Surface Mount                    |      |
|    | LMU18                  | 16 x 16-bit Parallel Multiplier, 32 Outputs                       |      |
|    | LMU217                 | 16 x 16-bit Parallel Multiplier, Microprogrammable, Surface Mount | 4-39 |
|    | Multiplier-A           |                                                                   |      |
|    | LMA1009                | 12 x 12-bit Multiplier-Accumulator                                |      |
|    | LMA2009                | 12 x 12-bit Multiplier-Accumulator, Surface Mount                 |      |
|    | LMA1010                | 16 x 16-bit Multiplier-Accumulator                                |      |
|    | LMA2010                | 16 x 16-bit Multiplier-Accumulator, Surface Mount                 | 4-53 |
|    | Multiplier-S           |                                                                   |      |
|    | LMS12                  | 12 x 12 + 26-bit Cascadable Multiplier-Summer, FIR                | 4-61 |

# **Table of Contents**

| 5.  | REGISTER     | PRODUCTS                                               | 5-1           |
|-----|--------------|--------------------------------------------------------|---------------|
|     | Pipeline Reg | gisters                                                |               |
|     | L29C520      | 4 x 8-bit Multilevel Pipeline Register (1-4 Stages)    | 5-3           |
|     | L29C521      | 4 x 8-bit Multilevel Pipeline Register (1-4 Stages)    | 5-3           |
|     | LPR520       | 4 x 16-bit Multilevel Pipeline Register (1-4 Stages)   | 5-11          |
|     | LPR521       | 4 x 16-bit Multilevel Pipeline Register (1-4 Stages)   | 5-11          |
|     | LPR200       | 8 x 16-bit Multilevel Pipeline Register (1-8 Stages)   |               |
|     | LPR201       | 7 x 16-bit Multilevel Pipeline Register (1-7 Stages)   |               |
|     | L29C525      | 16 x 8-bit Dual 8-Deep Pipeline Register (1-16 Stages) |               |
|     | L10C11       | 4/8-bit Variable Length Shift Register (3-18 Stages)   |               |
|     | L21C11       | 8-bit Variable Length Shift Register (1-16 Stages)     | 5-41          |
|     | Shadow Reg   |                                                        |               |
|     | L29C818      | 8-bit Serial Scan Shadow Register                      | 5-47          |
| 6.  | PERIPHER     | AL PRODUCTS                                            | 6-1           |
|     | L5380        | SCSI Bus Controller                                    | 6-3           |
|     | L53C80       | SCSI Bus Controller                                    | 6-3           |
| 7.  | FIFO PROI    | DUCTS                                                  | 7-1           |
|     | L8C201       | 512 x 9, Asynchronous                                  | 7-3           |
|     | L8C202       | 1K x 9, Asynchronous                                   | 7-3           |
|     | L8C203       | 2K x 9, Asynchronous                                   | 7-3           |
|     | L8C204       | 4K x 9, Asynchronous                                   | 7-3           |
|     | L8C211       | 512 x 9, Synchronous                                   | 7-23          |
|     | L8C221       | 1K x 9, Synchronous                                    | 7-23          |
|     | L8C231       | 2K x 9, Synchronous                                    | 7-23          |
|     | L8C241       | 4K x 9, Synchronous                                    | 7- <b>2</b> 3 |
| 8.  | QUALITY A    | AND RELIABILITY                                        | 8-1           |
| 9.  | TECHNOL      | OGY AND DESIGN FEATURES                                | 9-1           |
|     | Latchup a    | nd ESD Protection                                      | 9-3           |
|     |              | ssipation in LOGIC Devices Products                    |               |
| 10. | PACKAGE      | INFORMATION                                            | 10-1          |
|     |              | evices/MIL-STD-1835 Package Code Cross-Reference       |               |
|     |              | Considerations                                         |               |
|     |              | Marking Guide                                          |               |
|     | -            | al Drawings                                            |               |
| 11. | PRODUCT      | LISTING                                                | 11-1          |
| 12. | SALES OF     | FICES                                                  | 12-1          |
|     |              |                                                        |               |

# **Numeric Table of Contents**

| L10C11  | 4/8-bit Variable Length Shift Register (3-18 Stages)              | 5-35  |
|---------|-------------------------------------------------------------------|-------|
| L10C23  | 64 x 1 Digital Correlator                                         |       |
| L21C11  | 8-bit Variable Length Shift Register (1-16 Stages)                |       |
| L29C520 | 4 x 8-bit Multilevel Pipeline Register (1-4 Stages)               |       |
| L29C521 | 4 x 8-bit Multilevel Pipeline Register (1-4 Stages)               | 5-3   |
| L29C525 | 16 x 8-bit Dual 8-Deep Pipeline Register (1-16 Stages)            | 5-27  |
| L29C818 | 8-bit Serial Scan Shadow Register                                 | 5-47  |
| L4C381  | 16-bit Cascadable ALU                                             |       |
| L5380   | SCSI Bus Controller                                               | 6-3   |
| L53C80  | SCSI Bus Controller                                               |       |
| L8C201  | 512 x 9, Asynchronous FIFO                                        |       |
| L8C202  | 1K x 9, Asynchronous FIFO                                         |       |
| L8C203  | 2K x 9, Asynchronous FIFO                                         | 7-3   |
| L8C204  | 4K x 9, Asynchronous FIFO                                         | 7-3   |
| L8C211  | 512 x 9, Synchronous FIFO                                         |       |
| L8C221  | 1K x 9, Synchronous FIFO                                          |       |
| L8C231  | 2K x 9, Synchronous FIFO                                          |       |
| L8C241  | 4K x 9, Synchronous FIFO                                          | 7-23  |
| LF2242  | 12/16-bit Half-Band Digital Filter                                | 2-3   |
| LF2246  | 11 x 10-bit Image Filter                                          | 2-11  |
| LF2247  | 11 x 10-bit Image Filter with Coefficient RAM                     | 2-19  |
| LF2249  | 12 x 12-bit Digital Mixer                                         |       |
| LF2250  | 12 x 10-bit Matrix Multiplier                                     |       |
| LF2272  | Colorspace Converter/Corrector (3 x 12-bits)                      | 2-53  |
| LF43168 | Dual 8-Tap FIR Filter                                             |       |
| LF43881 | 8 x 8-bit Digital Filter                                          |       |
| LF43891 | 9 x 9-bit Digital Filter                                          |       |
| LF48212 | Alpha Mixer                                                       | 2-103 |
| LF48410 | 1024 x 24-bit Video Histrogrammer                                 |       |
| LF48908 | Two Dimensional Convolver                                         |       |
| LF9501  | 1K Programmable Line Buffer                                       |       |
| LF9502  | 2K Programmable Line Buffer                                       |       |
| LMA1009 | 12 x 12-bit Multiplier-Accumulator                                |       |
| LMA1010 | 16 x 16-bit Multiplier-Accumulator                                | 4-53  |
| LMA2009 | 12 x 12-bit Multiplier-Accumulator, Surface Mount                 |       |
| LMA2010 | 16 x 16-bit Multiplier-Accumulator, Surface Mount                 | 4-53  |
| LMS12   | 12 x 12 + 26-bit Cascadable Multiplier-Summer, FIR                | 4-61  |
| LMU08   | 8 x 8-bit Parallel Multiplier, Signed                             | 4-3   |
| LMU112  | 12 x 12-bit Parallel Multiplier, Reduced Pinout                   |       |
| LMU12   | 12 x 12-bit Parallel Multiplier                                   | 4-11  |
| LMU16   | 16 x 16-bit Parallel Multiplier                                   |       |
| LMU18   | 16 x 16-bit Parallel Multiplier, 32 Outputs                       | 4-31  |
| LMU216  | 16 x 16-bit Parallel Multiplier, Surface Mount                    | 4-23  |
| LMU217  | 16 x 16-bit Parallel Multiplier, Microprogrammable, Surface Mount | 4-39  |
| LMU8U   | 8 x 8-bit Parallel Multiplier, Unsigned                           | 4-3   |

# **Numeric Table of Contents**

| LPR200 | 8 x 16-bit Multilevel Pipeline Register (1-8 Stages) | 5-1 |
|--------|------------------------------------------------------|-----|
| LPR201 | 7 x 16-bit Multilevel Pipeline Register (1-7 Stages) |     |
| LPR520 | 4 x 16-bit Multilevel Pipeline Register (1-4 Stages) |     |
| LPR521 | 4 x 16-bit Multilevel Pipeline Register (1-4 Stages) |     |
| LSH32  | 32-bit Cascadable Barrel Shifter                     |     |
| LSH33  | 32-bit Cascadable Barrel Shifter with Registers      | 3-2 |



## **Ordering Information**

**Video Imaging Products** 

**Arithmetic Logic Units & Special Arithmetic Functions** 

Multipliers & Multiplier-Accumulators

Register Products

Peripheral Products

FIFO Products

Quality and Reliability

Technology and Design Features

Package Information

Product Listing

Sales Offices







#### TO CONSTRUCT A VALID PART NUMBER:

In order to construct a valid LOGIC Devices part number, begin with the generic number obtained from the data sheet header. To this number, append two or three characters from the tables below indicating the desired package code, temperature range, and screening. Finally, append one or two digits indicating the performance grade desired. Most devices are offered in several speed grades with the part number suffix indicating a critical path delay in nanoseconds.

#### FOR MORE INFORMATION ON AVAILABLE PART NUMBERS:

All products are not offered with all combinations of package styles, temperature ranges, and screening. The Ordering Information table on the last page of each data sheet indicates explicitly all valid combinations of package, temperature, screening, and performance codes for a given product.

(5)



#### Key:

- Prefix, LOGIC Devices Inc.
- (2)Device number
- (3) Package code
- (4) Temperature range
- Screening (5)
- (6) Performance/speed grade
  - Low power designation

#### **Package Codes**

| Suffix | Description                   |
|--------|-------------------------------|
| C, I*  | CerDIP                        |
| D, H*  | Sidebraze, Hermetic DIP       |
| G      | Ceramic Pin Grid Array        |
| J      | Plastic J-Lead Chip Carrier   |
| K, T*  | Ceramic Leadless Chip Carrier |
| М      | CerFlat                       |
| P, N*  | Plastic DIP                   |
| Q      | Plastic Quad Flatpack         |
| w      | Plastic SOJ (J-Lead)          |
| Υ      | Ceramic SOJ (J-Lead)          |

<sup>\*</sup>Some devices are available in packages of two widths. For devices available in a single width, C, D, K, and P are used.

#### **Temperature Range**

(6)

| Suffix | Description                  |
|--------|------------------------------|
| С      | Commercial<br>0°C to +70°C   |
| I      | Industrial<br>-40°C to +85°C |
| М      | Military<br>-55°C to +125°C  |

#### Screening

| Suffix           | Description                      |
|------------------|----------------------------------|
| No<br>Designator | Commercial Flow                  |
| В                | MIL-STD-883<br>Class B Compliant |

Ordering Information





# Arithmetic Logic Units & Special Arithmetic Functions Multipliers & Multiplier-Accumulators Register Products Peripheral Products FIFO Products Quality and Reliability 8

**Ordering Information** 

**Video Imaging Products** 

**Technology** and Design Features

Package Information

**Product Listing** 

Sales Offices



# **Video Imaging Products**



| <b>7</b> I | DEO IMA | GING PRODUCTS                                 | 2-1   |
|------------|---------|-----------------------------------------------|-------|
|            | LF2242  | 12/16-bit Half-Band Digital Filter            | 2-3   |
|            | LF2246  | 11 x 10-bit Image Filter                      | 2-11  |
|            | LF2247  | 11 x 10-bit Image Filter with Coefficient RAM | 2-19  |
|            | LF2249  | 12 x 12-bit Digital Mixer                     | 2-29  |
|            | LF2250  | 12 x 10-bit Matrix Multiplier                 | 2-37  |
|            | LF2272  | Colorspace Converter/Corrector (3 x 12-bits)  |       |
|            | LF43168 | Dual 8-Tap FIR Filter                         | 2-63  |
|            | LF43881 | 8 x 8-bit Digital Filter                      | 2-79  |
|            | LF43891 | 9 x 9-bit Digital Filter                      | 2-91  |
|            | LF48212 | Alpha Mixer                                   | 2-103 |
|            | LF48410 | 1024 x 24-bit Video Histogrammer              | 2-113 |
|            | LF48908 | Two Dimensional Convolver                     | 2-129 |
|            | LF9501  | 1K Programmable Line Buffer                   |       |
|            | LF9502  | 2K Programmable Line Buffer                   | 2-153 |
|            |         |                                               |       |





## **LF2242**

#### 12/16-bit Half-Band Interpolating/ Decimating Digital Filter

#### **FEATURES**

- 40 MHz Clock Rate
- $\square$  Passband (0 to 0.22 $f_S$ ) Ripple:  $\pm 0.02$  dB
- ☐ Stopband (0.28 $f_S$  to 0.5 $f_S$ ) Rejection: 59.4 dB
- ☐ User-Selectable 2:1 Decimation or 1:2 Interpolation
- ☐ 12-bit Two's Complement Input and 16-bit Output with User-Selectable Rounding to 9 through 16 Bits
- ☐ User-Selectable Two's Complement or Inverted Offset Binary Output Formats
- ☐ Three-State Outputs
- ☐ Replaces TRW/Raytheon TMC2242
- ☐ Package Styles Available:
  - 44-pin Plastic LCC, J-Lead
  - 44-pin Plastic Quad Flatpack

#### DESCRIPTION

The LF2242 is a linear-phase, halfband (low pass) interpolating/ decimating digital filter that, unlike intricate analog filters, requires no tuning. The LF2242 can also significantly reduce the complexity of traditional analog anti-aliasing prefilters without compromising the signal bandwidth or attenuation. This can be achieved by using the LF2242 as a decimating post-filter with an A/D converter and by sampling the signal at twice the rate needed. Likewise, by using the LF2242 as an interpolating pre-filter with a D/A converter, the corresponding analog reconstruction post-filter circuitry can be simplified.

The coefficients of the LF2242 are fixed, and the only user programming required is the selection of the mode (interpolate, decimate, or pass-through) and rounding. The asynchronous three-state output enable control simplifies interfacing to a bus.

Data can be input into the LF2242 at a rate of up to 40 million samples per second. Within the 40 MHz I/O limit, the output sample rate can be one-half, equal to, or two times the input

sample rate. Once data is clocked in, the 55-value output response begins after 6 clock cycles and ends after 60 clock cycles. The pipeline latency from the input of an impulse response to its corresponding output peak is 33 clock cycles.

The output data may be in either two's complement format or inverted offset binary format. To avoid truncation errors, the output data is always internally rounded before it is latched into the output register. Rounding is user-selectable, and the output data can be rounded from 16 bit values down to 9 bit values.

DC gain of the LF2242 is 1.0015 (0.0126 dB) in pass-through and decimate modes and 0.5007 (–3.004 dB) in interpolate mode. Passband ripple does not exceed  $\pm 0.02$  dB from 0 to 0.22 $f_{\rm S}$  with stopband attenuation greater than 59.4 dB from 0.28 $f_{\rm S}$  to 0.5 $f_{\rm S}$  (Nyquist frequency). The response of the filter is –6 dB at 0.25 $f_{\rm S}$ . Full compliance with CCIR Recommendation 601 (–12 dB at 0.25 $f_{\rm S}$ ) can be achieved by cascading two devices serially.



Video Imaging Products

#### 12/16-bit Half-Band Interpolating/ Decimating Digital Filter



#### SIGNAL DEFINITIONS

#### **Power**

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clock

CLK - Master Clock

The rising edge of CLK strobes all registers. All timing specifications are referenced to the rising edge of CLK.

SYNC — Synchronization Control

Incoming data is synchronized by holding SYNC HIGH on CLKN, and then by bringing SYNC LOW on CLKN+1 with the first word of input data. SYNC is held LOW until resynchronization is desired, or it can be toggled at half the clock rate. For interpolation ( $\overline{\text{INT}}$  = LOW), input data should be presented at the first rising edge of CLK for which SYNC is LOW and then at every alternate rising edge of CLK thereafter. SYNC is inactive if  $\overline{\text{DEC}}$  and  $\overline{\text{INT}}$  are equal (pass-through mode).

#### Inputs

SI11-0 — Data Input

12-bit two's complement data input port. Data is latched into the register on the rising edge of CLK. The LSB is SI0 (Figure 2).

#### Outputs

SO15-0 Data Output

The current 16-bit result is available on the SO15-0 outputs. The LF2242's limiter ensures that a valid full-scale (7FFF positive or 8000 negative) output will be generated in the event of an internal overflow. The LSB is SO0 (Figure 2).

#### **Controls**

**INT** — Interpolation Control

When INT is LOW and DEC is HIGH (Table 1), the device internally forces every other incoming data sample to zero. This effectively halves the input data rate and the output amplitude.

DEC — Decimation Control

When DEC is LOW and INT is HIGH (Table 1), the output register is strobed on every other rising edge of CLK (driven at half the clock rate), decimating the output data stream.

| TABL | E 1. | Mode Selection |
|------|------|----------------|
| INT  | DEC  | MODE           |
| 0    | 0    | Pass-through*  |
| 0    | 1    | Interpolate    |
| 1    | 0    | Decimate       |
| 1    | 1    | Pass-through*  |

<sup>\*</sup>Input and output registers run at full clock rate



#### 12/16-bit Half-Band Interpolating/ Decimating Digital Filter

#### FIGURE 2. INPUT AND OUTPUT FORMATS

#### **Two's Complement Input Format**

#### Two's Complement Output Format (TCO = 1, Non-interpolate)

#### Two's Complement Output Format (TCO = 1, Interpolate)

#### Inverted Offset Binary Output Format (TCO = 0, Non-interpolate)

#### Inverted Offset Binary Output Format (TCO = 0, Interpolate)

RND2-0 — Rounding Control

The rounding control inputs set the position of the effective LSB of the output data by adding a rounding bit to the internal bit position that is one below that specified by RND2-0. All bits below the effective LSB position are subsequently zeroed (Table 2).

#### TCO — Two's Complement Format Control

The TCO input determines the format of the output data. When TCO is HIGH, the output data is presented in two's complement format. When TCO is LOW, the data is in inverted offset binary format (all output bits are inverted except the MSB — the MSB is unchanged).

<del>OE</del> — Output Enable

When the  $\overline{OE}$  signal is LOW, the current data in the output register is available on the SO15-0 pins. When  $\overline{OE}$  is HIGH, the outputs are in a high-impedance state.

| TABLE  | 2. Ro            | UNDING           | FORMA | T                |     |                 |                 |                 |                 |                 |                 | Carlotte Carlotte |                 |     |
|--------|------------------|------------------|-------|------------------|-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------------|-----------------|-----|
| RND2-0 | SO <sub>15</sub> | SO <sub>14</sub> | SO13  | SO <sub>12</sub> | ••• | SO <sub>8</sub> | SO <sub>7</sub> | SO <sub>6</sub> | SO <sub>5</sub> | SO <sub>4</sub> | SO <sub>3</sub> | SO <sub>2</sub>   | SO <sub>1</sub> | SOo |
| 000    | X                | X                | Х     | X                | ••• | Х               | Χ               | Х               | X               | ×               | Х               | Х                 | Х               | R   |
| 001    | X                | X                | Χ     | X                | ••• | X               | Χ               | Χ               | X               | Χ               | Χ               | X                 | R               | 0   |
| 010    | X                | X                | X     | X                | ••• | X               | Χ               | Χ               | X               | X               | X               | R                 | 0               | 0   |
| 011    | X                | X                | X     | X                | ••• | X               | Χ               | Χ               | X               | ×               | R               | 0                 | 0               | 0   |
| 100    | X                | X                | X     | X                | ••• | X               | Χ               | Χ               | X               | R               | 0               | 0                 | 0               | 0   |
| 101    | X                | X                | Х     | X                | ••• | X               | Χ               | Χ               | R               | 0               | 0               | 0                 | 0               | 0   |
| 110    | X                | X                | Χ     | X                | ••• | X               | Χ               | R               | 0               | 0               | 0               | 0                 | 0               | 0   |
| 111    | X                | X                | Χ     | X                | ••• | X               | R               | 0               | 0               | 0               | 0               | 0                 | 0               | 0   |

'R' indicates the half-LSB rounded bit (effective LSB position)

#### 12/16-bit Half-Band Interpolating/ Decimating Digital Filter

| Storage temperature                       | 65°C to +150°C       |
|-------------------------------------------|----------------------|
| Operating ambient temperature             |                      |
| VCC supply voltage with respect to ground |                      |
| Input signal with respect to ground       | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output   | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs           |                      |

| OPERATING CONDITIONS To meet spec | ified electrical and switching character | ristics                       |
|-----------------------------------|------------------------------------------|-------------------------------|
| Mode                              | Temperature Range (Ambient)              | Supply Voltage                |
| Active Operation, Commercial      | 0°C to +70°C                             | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |

| ELECTRIC    | CAL CHARACTERISTICS Ove | r Operating Conditions (Note 4)   |     |     |             |      |
|-------------|-------------------------|-----------------------------------|-----|-----|-------------|------|
| Symbol      | Parameter               | Test Condition                    | Min | Тур | Max         | Unit |
| <b>V</b> OH | Output High Voltage     | <b>V</b> CC = Min., IOH = -2.0 mA | 2.4 |     |             | ٧    |
| <b>V</b> OL | Output Low Voltage      | VCC = Min., IOL = 4.0 mA          |     |     | 0.4         | V    |
| <b>V</b> 1H | Input High Voltage      |                                   | 2.0 |     | <b>V</b> cc | ٧    |
| <b>V</b> IL | Input Low Voltage       | (Note 3)                          | 0.0 |     | 0.8         | V    |
| lix         | Input Current           | Ground ≤ VIN ≤ VCC (Note 12)      |     |     | ±10         | μΑ   |
| loz         | Output Leakage Current  | (Note 12)                         |     |     | ±40         | μА   |
| ICC1        | Vcc Current, Dynamic    | (Notes 5, 6)                      |     |     | 140         | mA   |
| ICC2        | Vcc Current, Quiescent  | (Note 7)                          |     |     | 10          | mA   |
| CIN         | Input Capacitance       | <b>T</b> A = 25°C, f = 1 MHz      |     |     | 10          | pF   |
| COUT        | Output Capacitance      | <b>T</b> A = 25°C, f = 1 MHz      |     |     | 10          | pF   |



#### 12/16-bit Half-Band Interpolating/ Decimating Digital Filter

#### **SWITCHING CHARACTERISTICS**

| Сомме        | COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |     |     |      |     |  |  |  |  |
|--------------|------------------------------------------------------------|-----|-----|------|-----|--|--|--|--|
|              |                                                            |     | LF2 | 242- |     |  |  |  |  |
|              |                                                            | 3   | 33  | 2    | 25  |  |  |  |  |
| Symbol       | Parameter                                                  | Min | Max | Min  | Max |  |  |  |  |
| tcyc         | Cycle Time                                                 | 33  |     | 25   |     |  |  |  |  |
| tpw          | Clock Pulse Width                                          | 10  |     | 10   |     |  |  |  |  |
| ts           | Input Setup Time                                           | 10  |     | 8    |     |  |  |  |  |
| tн           | Input Hold Time                                            | 0   |     | 0    |     |  |  |  |  |
| <b>t</b> D   | Output Delay                                               |     | 20  |      | 16  |  |  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11)                 |     | 15  |      | 15  |  |  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)                  |     | 15  |      | 15  |  |  |  |  |



#### 12/16-bit Half-Band Interpolating/ Decimating Digital Filter





2



DEVICES INCORPORATED

#### 12/16-bit Half-Band Interpolating/ Decimating Digital Filter

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at  $-0.6~\rm V$  and VCC  $+0.6~\rm V$ . The device can withstand indefinite operation with inputs in the range of  $-0.5~\rm V$  to  $+7.0~\rm V$ . Device operation will not be adversely affected, however, input current levels will be well in excess of  $100~\rm mA$ .
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

# $\frac{NCV^2F}{4}$

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 20 MHz clock rate
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and **V**CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.







= Video Imaging Products



#### 12/16-bit Half-Band Interpolating/ Decimating Digital Filter





# LF2246 11 x 10-bit Image Filter

#### **FEATURES**

- 66 MHz Data and Coefficient Input and Computation Rate
- ☐ Four 11 x 10-bit Multipliers with Individual Data and Coefficient Inputs and a 25-bit Accumulator
- ☐ User-Selectable Fractional or Integer Two's Complement Data Formats
- ☐ Fully Registered, Pipelined Architecture
- ☐ Input and Output Data Registers, with User-Configurable Enables
- ☐ Three-State Outputs
- ☐ Fully TTL Compatible
- ☐ Ideally Suited for Image Processing and Filtering Applications
- ☐ Replaces TRW/Raytheon TMC2246
- ☐ Package Styles Available:
  - 120-pin Pin Grid Array
  - 120-pin Plastic Quad Flatpack

#### **DESCRIPTION**

The **LF2246** consists of an array of four 11 x 10-bit registered multipliers followed by a summer and a 25-bit accumulator. All multiplier inputs are user accessible and can be updated every clock cycle with either fractional or integer two's complement data. The pipelined architecture has fully registered input and output ports and an asynchronous three-state output enable control to simplify the design of complex systems. The pipeline latency for all inputs is five clock cycles.

Storage for mixing and filtering coefficients can be accomplished by holding the data or coefficient inputs over multiple clock cycles. A 25-bit accumulator path allows cumulative word growth which may be internally rounded to 16 bits. Output data is updated every clock cycle and may be held under user control. All inputs,

outputs, and controls are registered on the rising edge of clock, except for OEN. The LF2246 operates at a clock rate of 66 MHz over the full temperature and supply voltage ranges.

The LF2246 is applicable for performing pixel interpolation in image manipulation and filtering applications. The LF2246 can perform a bilinear interpolation of an image (4-pixel kernels) at real-time video rates when used with an image resampling sequencer. Larger kernels or more complex functions can be realized by utilizing multiple devices.

Unrestricted access to all data and coefficient input ports provides the LF2246 with considerable flexibility in applications such as digital filters, adaptive FIR filters, mixers, and other similar systems requiring high-speed processing.



Video Imaging Products

#### 11 x 10-bit Image Filter

| FIGURE 1A. INPUT FORMATS                               |                                                        |
|--------------------------------------------------------|--------------------------------------------------------|
| Data                                                   | Coefficient                                            |
| Fractional Two's Co                                    | mplement (FSEL = 0)                                    |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |
| Integer Two's Com                                      | plement (FSEL = 1)                                     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

| Figure 18.                              | Ou-             | TPU             | r Fo            | ORMA            | \TS  |                |                       |                |                       |     |                       |                |                |                 |
|-----------------------------------------|-----------------|-----------------|-----------------|-----------------|------|----------------|-----------------------|----------------|-----------------------|-----|-----------------------|----------------|----------------|-----------------|
|                                         | Fr              | act             | iona            | ıl Tw           | o's  | Co             | mpl                   | eme            | ent (                 | FSE | L =                   | 0) -           |                | mana and a mana |
|                                         |                 |                 |                 | 10              |      |                |                       |                |                       |     |                       |                | 1              | 0               |
| -2 <sup>6</sup> 2 <sup>5</sup> (Sign)   | 24              | 2 <sup>3</sup>  | 2 <sup>2</sup>  | 2 <sup>1</sup>  | 2º   | 2-1            | 2-2                   | 2-3            | 2-4                   | 2-5 | 2-6                   | 2-7            | 2-8            | 2-9             |
|                                         |                 | nte             | ger             | Two             | 's C | com            | plei                  | nen            | t (F                  | SEL | = 1                   | ) —            |                |                 |
| 15 14                                   | 13              | 12              | 11              | 10              | 9    | 8              | 7                     | 6              | 5                     | 4   | 3                     | 2              | 1              | 0               |
| -2 <sup>15</sup> 2 <sup>14</sup> (Sign) | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2°   | 2 <sup>8</sup> | <b>2</b> <sup>7</sup> | 2 <sup>6</sup> | <b>2</b> <sup>5</sup> | 24  | <b>2</b> <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2º              |

#### SIGNAL DEFINITIONS

#### **Power**

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clock

CLK — Master Clock

The rising edge of CLK strobes all enabled registers. All timing specifications are referenced to the rising edge of CLK.

#### Inputs

D19-0-D49-0 — Data Input

D1–D4 are 10-bit data input registers. The LSB is DN0 (Figure 1a).

C110-0-C410-0 — Coefficient Input

C1–C4 are 11-bit coefficient input registers. The LSB is CN0 (Figure 1a).

#### Outputs

S<sub>15-0</sub> — Data Output

The current 16-bit result is available on the S<sub>15-0</sub> outputs (Figure 1b).

#### **Controls**

ENB1-ENB4 — Input Enable

The ENBN (N = 1, 2, 3, or 4) input allows either or both the DN and CN registers to be updated on each clock cycle. When ENBN is LOW, registers DN and CN are both strobed by the next rising edge of CLK. When ENBN is HIGH and ENSEL is LOW, register DN is strobed while register CN is held. If both ENBN and ENSEL are HIGH, register DN is held, and register CN is strobed (Table 1).

ENSEL — Enable Select

The ENSEL input in conjunction with the individual input enables ENB1– ENB4 determines whether the data or the coefficient input registers will be held on the next rising edge of CLK (Table 1).

OEN — Output Enable

When the  $\overline{\text{OEN}}$  signal is LOW, the current data in the output register is available on the S15–0 pins. When  $\overline{\text{OEN}}$  is HIGH, the outputs are in a high-impedance state.

| TABLE 1 | . INPUT | REGISTER CONTROL       |
|---------|---------|------------------------|
| ENB1-4  | ENSEL   | INPUT REGISTER<br>HELD |
| 1       | 1       | Data 'n'               |
| 1       | 0       | Coefficient 'N'        |
| 0       | Х       | None                   |

X = "Don't Care"'N' = 1, 2, 3, or 4

OCEN — Clock Enable

When OCEN is LOW, data in the premux register (accumulator output) is loaded into the output register on the next rising edge of CLK. When OCEN is HIGH, data in the pre-mux register is held preventing the output register's contents from changing (if FSEL does not change). Accumulation continues internally as long as ACC is HIGH, despite the state of OCEN.

FSEL — Format Select

When the FSEL input is LOW, the data input during the current clock cycle is assumed to be in fractional two's complement format, and the upper 16 bits of the accumulator are presented at the output. Rounding of the accumulator result to 16 bits is performed if the accumulator control input ACC is LOW. When FSEL is HIGH, the data input is assumed to be in integer two's complement format, and the lower 16 bits of the accumulator are presented at the output. No rounding is performed when FSEL is HIGH.

#### ACC — Accumulator Control

The ACC input determines whether internal accumulation is performed on the data input during the current clock cycle. If ACC is LOW, no accumulation is performed, the prior accumulated sum is cleared, and the current sum of products is output. If FSEL is also LOW, one-half LSB rounding to 16 bits is performed on the result. This allows summations without propagating roundoff errors. When ACC is HIGH, the emerging product is added to the sum of the previous products, without additional rounding.



# 11 x 10-bit Image Filter

| MAXIMUM RATINGS Above which useful life may be impaired (Notes | 1, 2, 3, 8)          |
|----------------------------------------------------------------|----------------------|
| Storage temperature                                            | 65°C to +150°C       |
| Operating ambient temperature                                  | –55°C to +125°C      |
| Vcc supply voltage with respect to ground                      | 0.5 V to +7.0 V      |
| Input signal with respect to ground                            | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output                        | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs                                | 25 mA                |
| Latchup current                                                |                      |

| ERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                               |  |  |
|-------------------------------------------------------------------------------|-----------------------------|-------------------------------|--|--|
| Mode                                                                          | Temperature Range (Ambient) | Supply Voltage                |  |  |
| Active Operation, Commercial                                                  | 0°C to +70°C                | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |  |  |
| Active Operation, Military                                                    | -55°C to +125°C             | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V |  |  |

| ELECTRIC    | CAL CHARACTERISTICS Ove | r Operating Conditions (Note 4)           | Company of the Company |     |             |      |
|-------------|-------------------------|-------------------------------------------|------------------------|-----|-------------|------|
| Symbol      | Parameter               | Test Condition                            | Min                    | Тур | Max         | Unit |
| <b>V</b> OH | Output High Voltage     | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA | 2.4                    |     |             | ٧    |
| <b>V</b> OL | Output Low Voltage      | VCC = Min., IOL = 4.0 mA                  |                        |     | 0.4         | V    |
| <b>V</b> iH | Input High Voltage      |                                           | 2.0                    |     | <b>V</b> CC | ٧    |
| <b>V</b> IL | Input Low Voltage       | (Note 3)                                  | 0.0                    |     | 0.8         | V    |
| lix         | Input Current           | Ground ≤ VIN ≤ VCC (Note 12)              |                        |     | ±10         | μА   |
| loz         | Output Leakage Current  | (Note 12)                                 |                        |     | ±40         | μΑ   |
| ICC1        | VCC Current, Dynamic    | (Notes 5, 6)                              |                        |     | 100         | mA   |
| ICC2        | VCC Current, Quiescent  | (Note 7)                                  |                        |     | 6           | mA   |
| CIN         | Input Capacitance       | <b>T</b> A = 25°C, f = 1 MHz              |                        |     | 10          | pF   |
| Соит        | Output Capacitance      | <b>T</b> A = 25°C, f = 1 MHz              |                        |     | 10          | pF   |

#### 11 x 10-bit Image Filter

#### **SWITCHING CHARACTERISTICS**

| Commercial Operating Range (0°C to +70°C) Notes 9, 10 (ns) |                                            |     |     |     |     |     |     |  |
|------------------------------------------------------------|--------------------------------------------|-----|-----|-----|-----|-----|-----|--|
|                                                            |                                            |     |     | LF2 | 246 |     |     |  |
|                                                            |                                            | 3   | 3   | 2   | :5  | 1   | 5   |  |
| Symbol                                                     | Parameter                                  | Min | Max | Min | Max | Min | Max |  |
| tcyc                                                       | Cycle Time                                 | 33  | ,   | 25  |     | 15  |     |  |
| <b>t</b> PWL                                               | Clock Pulse Width Low                      | 15  |     | 10  |     | 7   |     |  |
| <b>t</b> PWH                                               | Clock Pulse Width High                     | 10  |     | 10  |     | 7   |     |  |
| ts                                                         | Input Setup Time                           | 10  |     | 8   |     | 5   |     |  |
| tн                                                         | Input Hold Time                            | 0   |     | 0   |     | 0   |     |  |
| <b>t</b> D                                                 | Output Delay                               |     | 15  |     | 13  |     | 10  |  |
| <b>t</b> DIS                                               | Three-State Output Disable Delay (Note 11) |     | 15  |     | 15  |     | 15  |  |
| <b>t</b> ENA                                               | Three-State Output Enable Delay (Note 11)  |     | 15  |     | 15  |     | 15  |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                                            |     |         |     |     |  |  |  |
|-------------------------------------------------------------|--------------------------------------------|-----|---------|-----|-----|--|--|--|
|                                                             |                                            |     | LF2246- |     |     |  |  |  |
|                                                             |                                            | 3   | 13      | 2   | 5   |  |  |  |
| Symbol                                                      | Parameter                                  | Min | Max     | Min | Max |  |  |  |
| tcyc                                                        | Cycle Time                                 | 33  |         | 25  |     |  |  |  |
| <b>t</b> PWL                                                | Clock Pulse Width Low                      | 15  |         | 10  |     |  |  |  |
| <b>t</b> PWH                                                | Clock Pulse Width High                     | 10  |         | 10  |     |  |  |  |
| ts                                                          | Input Setup Time                           | 10  |         | 8   |     |  |  |  |
| t⊢                                                          | Input Hold Time                            | 0   |         | 0   |     |  |  |  |
| tD                                                          | Output Delay                               |     | 15      |     | 13  |  |  |  |
| <b>t</b> DIS                                                | Three-State Output Disable Delay (Note 11) |     | 15      |     | 15  |  |  |  |
| <b>t</b> ENA                                                | Three-State Output Enable Delay (Note 11)  |     | 15      |     | 15  |  |  |  |





#### 11 x 10-bit Image Filter

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC +0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV2F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 30 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu$ F ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.







## 11 x 10-bit Image Filter

| RDERING INFO | JRMATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 20-pin       | 1 2 3 4 5 6 7 8 9 10 11 12 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |
| А            | © 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |
| В            | O O O O O O O O O O O O O O O O O O O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        |
| С            | O O O O O O O O O O O O O O O O O O O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ·<br>I |
| D            | 0 0 0 Q / 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1      |
| E            | 0 0 0   C   0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |
| F            | S11 S12 GND C38 C310 D30 C38 C3 |        |
| G            | Through Package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |
| Н            | S7 S8 GND (i.e., Component Side Pinout) D35 D36 D34 C C C C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |
| J            | S <sub>6</sub> S <sub>5</sub> VCc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |
| К            | S4 S3 GND D27 D29 D39 O O O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |
| L            | 1000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        |
| М            | So D17 D15 D12 C19 GND VCC C20 C24 C28 D20 D24 D25 C C C C C C C C C C C C C C C C C C C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |
| N            | D19 D14 D11 C110 C17 C15 C13 C10 C22 C25 C29 D21 D22  D16 D13 D10 C18 C16 C14 C12 C11 C21 C23 C26 C27 C210                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |

| Speed | Ceramic Pin Grid Array (G4)             |
|-------|-----------------------------------------|
|       | 0°C to +70°C — COMMERCIAL SCREENING     |
| 33 ns | LF2246GC33                              |
| 25 ns | LF2246GC25                              |
| 15 ns | LF2246GC15                              |
|       | -55°C to +125°C — Commercial Screening  |
| 33 ns | LF2246GM33                              |
| 25 ns | LF2246GM25                              |
|       | -55°C to +125°C — MIL-STD-883 Compliant |
| 33 ns |                                         |
| 25 ns |                                         |
|       |                                         |



#### 11 x 10-bit Image Filter



06/27/95-LDS.2246-E





# Image Filter with Coefficient RAM

#### **FEATURES**

- 66 MHz Data Input and Computation Rate
- ☐ Four 11 x 10-bit Multipliers with Individual Data and Coefficient Inputs and a 25-bit Accumulator
- ☐ Four 32 x 11-bit Serially Loadable Coefficient Registers
- ☐ Fractional or Integer Two's Complement Operands
- ☐ Package Styles Available:
  - 84-pin Plastic LCC, J-Lead
  - 100-pin Plastic Quad Flatpack
  - 84-pin Pin Grid Array

#### DESCRIPTION

The LF2247 consists of an array of four  $11 \times 10$ -bit registered multipliers followed by a summer and a 25-bit accumulator. The LF2247 provides a coefficient register file containing four  $32 \times 11$ -bit registers which are capable of storing 32 different sets of filter coefficients for the multiplier array. All multiplier data inputs are user accessible and can be updated every clock cycle with either fractional or integer two's complement data. The pipelined architecture has fully registered input and output ports and

an asynchronous three-state output enable control to simplify the design of complex systems. The pipeline latency for all inputs is five clock cycles.

A 25-bit accumulator path allows cumulative word growth which may be internally rounded to 16 bits. Output data is updated every clock cycle and may be held under user control. The data inputs/outputs and control inputs are registered on the rising edge of CLK. The Serial Data In signal, SDIN, is registered on the



Video Imaging Products

#### Image Filter with Coefficient RAM

#### FIGURE 1A. INPUT FORMATS Coefficient Data Fractional Two's Complement (FSEL = 0) 10 $-2^{\circ} 2^{-1} 2^{-2}$ (Sign) (Sign) Integer Two's Complement (FSEL = 1) 10 9 8 $-2^{9}$ 2<sup>8</sup> (Sign) (Sign)

# FIGURE 1B. OUTPUT FORMATS — Fractional Two's Complement (FSEL = 0) 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 -26 25 24 23 22 21 20 2-1 2-2 2-3 2-4 2-5 2-6 2-7 2-8 2-9 (Sign) — Integer Two's Complement (FSEL = 1) 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 -215 214 213 212 211 210 29 28 27 26 25 24 23 22 21 20 (Sign)

rising edge of SCLK. The LF2247 operates at a clock rate of 66 MHz over the full temperature and supply voltage ranges.

The LF2247 is applicable for performing pixel interpolation in image manipulation and filtering applications. The LF2247 can perform a bilinear interpolation of an image (4-pixel kernels) at real-time video rates when used with an image resampling sequencer. Larger kernels or more complex functions can be realized by utilizing multiple devices.

Unrestricted access to all data ports and an addressable coefficient register file provides the LF2247 with considerable flexibility in applications such as digital filters, adaptive FIR filters, mixers, and other similar systems requiring high-speed processing.

#### SIGNAL DEFINITIONS

#### Power

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clocks

CLK — Master Clock

The rising edge of CLK strobes all enabled registers except for the coefficient registers.

SCLK - Serial Clock

The rising edge of SCLK shifts data into and through the coefficient register file when it is enabled for serial data shifting.

#### Inputs

D19-0 - D49-0 - Data Input

D1–D4 are the 10-bit registered data input ports. Data is latched on the rising edge of CLK.

A4-0 - Row Address

A4-0 determines which row of data in the coefficient register file is used to feed data to the multiplier array. A4-0 is latched on the rising edge of CLK. When a new row address is loaded into the row address register, data from the register file will be latched into the multiplier input registers on the next rising edge of CLK.

SDIN — Serial Data Input

SDIN is used to serially load data into the coefficient registers. Data present on SDIN is shifted into the coefficient register file on the rising edge of SCLK when SEN is LOW. The 11-bit coefficients are loaded into the coefficient register file in 16-bit words as shown in Figure 2. The five most significant bits of the first 16-bit word determine which row the data is written to in the coefficient registers. Note that the five most significant bits of the remaining three 16-bit words are ignored. After all four 16-bit words are shifted into the register file, the lower eleven bits of each word (the coefficient data) are stored into the coefficient registers.

#### Outputs

S15-0 — Data Output

S15-0 is the 16-bit registered data output port.

#### Controls

ENB1-ENB4 — Data Input Enables

The ENBN (N = 1, 2, 3, or 4) inputs allow the DN registers to be updated on each clock cycle. When ENBN is LOW, data on DN9-0 is latched into



### Image Filter with Coefficient RAM

the DN register on the rising edge of CLK. When ENBN is HIGH, data on DN9-0 is not latched into the DN register and the register contents will not be changed.

#### ENBA — Row Address Input Enable

The ENBA input allows the row address register to be updated on each clock cycle. When ENBA is LOW, data on A4-0 is latched into the row address register on the rising edge of CLK. When ENBA is HIGH, data on A4-0 is not latched into the row address register and the register contents will not be changed.

### OEN — Output Enable

When  $\overline{OEN}$  is LOW, S15-0 is enabled for output. When  $\overline{OEN}$  is HIGH, S15-0 is placed in a high-impedance state.

#### OCEN — Clock Enable

When OCEN is LOW, data in the premux register (accumulator output) is loaded into the output register on the next rising edge of CLK. When OCEN is HIGH, data in the pre-mux register is held preventing the output register's contents from changing (if FSEL does not change). Accumulation continues internally as long as ACC is HIGH, despite the state of OCEN.

#### FSEL - Format Select

When FSEL is LOW, the data input during the current clock cycle is assumed to be in fractional two's complement format, and the upper 16 bits of the accumulator are presented at the output. Rounding of the accumulator result to 16 bits is per-



formed if the accumulator control input ACC is LOW. When FSEL is HIGH, the data input is assumed to be in integer two's complement format, and the lower 16 bits of the accumulator are presented at the output. No rounding is performed when FSEL is HIGH.

### ACC — Accumulator Control

The ACC input determines whether internal accumulation is performed on the data input during the current clock cycle. If ACC is LOW, no accumulation is performed, the prior accumulated sum is cleared, and the current sum of products is output. If FSEL is also LOW, one-half LSB rounding to 16 bits is performed on the result. When ACC is HIGH, the emerging product is added to the sum of the previous products, without additional rounding.

SEN — Serial Input Enable

The SEN input enables the shifting of serial data through the registers in the coefficient register file. When SEN is LOW, serial data on SDIN is shifted into the coefficient register file on the rising edge of SCLK. SEN must remain LOW until all four coefficients have been clocked in. SEN does not need to be pulsed between consecutive data sets. It can remain LOW while the entire register file is loaded by a constant bit stream. When  $\overline{SEN}$  is HIGH, data can not be shifted into the register file and the register file's contents will not be changed. When enabling the coefficient register file for serial data input, the LF2247 requires a HIGH to LOW transition of SEN in order to function properly. Therefore, SEN needs to be set HIGH immediately after power up to ensure proper operation of the serial input circuitry.



# Image Filter with Coefficient RAM

| Storage temperature                       | 65°C to +150°C       |
|-------------------------------------------|----------------------|
| Operating ambient temperature             | –55°C to +125°C      |
| Vcc supply voltage with respect to ground | 0.5 V to +7.0 V      |
| Input signal with respect to ground       | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output   | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs           | 25 mA                |
| Latchup current                           | > 400 mA             |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                               |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|-------------------------------|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |  |  |  |
| Active Operation, Military                                                      | –55°C to +125°C             | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V |  |  |  |

| ELECTRIC     | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                                               |     |     |             |      |  |  |  |
|--------------|---------------------------------------------------------------|-----------------------------------------------|-----|-----|-------------|------|--|--|--|
| Symbol       | Parameter                                                     | Test Condition                                | Min | Тур | Max         | Unit |  |  |  |
| <b>V</b> OH  | Output High Voltage                                           | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 2.4 |     |             | ٧    |  |  |  |
| <b>V</b> OL  | Output Low Voltage                                            | <b>V</b> CC = Min., <b>I</b> OL = 4.0 mA      |     |     | 0.4         | ٧    |  |  |  |
| <b>V</b> IH  | Input High Voltage                                            |                                               | 2.0 |     | <b>V</b> cc | ٧    |  |  |  |
| <b>V</b> IL  | Input Low Voltage                                             | (Note 3)                                      | 0.0 |     | 0.8         | V    |  |  |  |
| lix          | Input Current                                                 | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±10         | μΑ   |  |  |  |
| loz          | Output Leakage Current                                        | Ground ≤ <b>V</b> O∪T ≤ <b>V</b> CC (Note 12) |     |     | ±40         | μΑ   |  |  |  |
| ICC1         | Vcc Current, Dynamic                                          | (Notes 5, 6)                                  |     |     | 100         | mA   |  |  |  |
| ICC2         | Vcc Current, Quiescent                                        | (Note 7)                                      |     |     | 6.0         | mA   |  |  |  |
| CIN          | Input Capacitance                                             | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 10          | pF   |  |  |  |
| <b>C</b> OUT | Output Capacitance                                            | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 10          | pF   |  |  |  |



# Image Filter with Coefficient RAM

### **SWITCHING CHARACTERISTICS**

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                                            |         |     |     |     |     |     |  |
|------------------------------------------------------------|--------------------------------------------|---------|-----|-----|-----|-----|-----|--|
|                                                            |                                            | LF2247- |     |     |     |     |     |  |
|                                                            |                                            | 33      |     | 25  |     | 15  |     |  |
| Symbol                                                     | Parameter                                  | Min     | Max | Min | Max | Min | Max |  |
| tcyc                                                       | Cycle Time                                 | 33      |     | 25  |     | 15  |     |  |
| <b>t</b> PWL                                               | Clock Pulse Width Low                      | 15      |     | 10  |     | 7   |     |  |
| <b>t</b> PWH                                               | Clock Pulse Width High                     | 10      |     | 10  |     | 7   |     |  |
| ts                                                         | Input Setup Time                           | 10      |     | 8   |     | 5   |     |  |
| tн                                                         | Input Hold Time                            | 0       |     | 0   |     | 0   |     |  |
| <b>t</b> D                                                 | Output Delay                               |         | 15  |     | 13  |     | 10  |  |
| tDIS                                                       | Three-State Output Disable Delay (Note 11) |         | 15  |     | 15  |     | 15  |  |
| tENA                                                       | Three-State Output Enable Delay (Note 11)  |         | 15  |     | 15  |     | 15  |  |

|              |                                            |     | LF2 | 2247- |     |
|--------------|--------------------------------------------|-----|-----|-------|-----|
| Symbol       |                                            | 3   | 33  | 25    |     |
|              | Parameter                                  | Min | Max | Min   | Max |
| tcyc         | Cycle Time                                 | 33  |     | 25    |     |
| <b>t</b> PWL | Clock Pulse Width Low                      | 15  |     | 10    |     |
| <b>t</b> PWH | Clock Pulse Width High                     | 10  |     | 10    |     |
| ts           | Input Setup Time                           | 10  |     | 8     |     |
| tн           | Input Hold Time                            | 0   |     | 0     |     |
| <b>t</b> D   | Output Delay                               |     | 15  |       | 13  |
| tDIS         | Three-State Output Disable Delay (Note 11) |     | 15  |       | 15  |
| tENA         | Three-State Output Enable Delay (Note 11)  |     | 15  |       | 15  |



## Image Filter with Coefficient RAM

### **SWITCHING CHARACTERISTICS**

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                               |     |         |     |     |     |     |  |  |
|------------------------------------------------------------|-------------------------------|-----|---------|-----|-----|-----|-----|--|--|
|                                                            |                               |     | LF2247- |     |     |     |     |  |  |
|                                                            |                               | 3   | 33      |     | 25  |     | 5   |  |  |
| Symbol                                                     | Parameter                     | Min | Max     | Min | Max | Min | Max |  |  |
| tscyc                                                      | Serial Interface Cycle Time   | 62  |         | 62  |     | 62  |     |  |  |
| tswL                                                       | Serial Clock Pulse Width Low  | 30  |         | 30  |     | 30  |     |  |  |
| tswH                                                       | Serial Clock Pulse Width High | 30  |         | 30  |     | 30  |     |  |  |
| tsens                                                      | Serial Enable Setup Time      | 20  |         | 20  |     | 20  |     |  |  |
| <b>t</b> SENH                                              | Serial Enable Hold Time       | 0   |         | 0   |     | 0   |     |  |  |
| tss                                                        | Serial Data Input Setup Time  | 20  |         | 20  |     | 20  |     |  |  |
| tsH                                                        | Serial Data Input Hold Time   | 0   |         | 0   |     | 0   |     |  |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                               |     |     |       |     |  |  |
|-------------------------------------------------------------|-------------------------------|-----|-----|-------|-----|--|--|
|                                                             |                               | L   | LF2 | 2247- |     |  |  |
|                                                             |                               | 3   | 33  |       | 5   |  |  |
| Symbol                                                      | Parameter                     | Min | Max | Min   | Max |  |  |
| tscyc                                                       | Serial Interface Cycle Time   | 62  |     | 62    |     |  |  |
| tswL                                                        | Serial Clock Pulse Width Low  | 30  |     | 30    |     |  |  |
| tswH                                                        | Serial Clock Pulse Width High | 30  |     | 30    |     |  |  |
| tSENS                                                       | Serial Enable Setup Time      | 20  |     | 20    |     |  |  |
| <b>t</b> SENH                                               | Serial Enable Hold Time       | 0   |     | 0     |     |  |  |
| tss                                                         | Serial Data Input Setup Time  | 20  |     | 20    |     |  |  |
| <b>t</b> sH                                                 | Serial Data Input Hold Time   | 0   |     | 0     |     |  |  |





### Image Filter with Coefficient RAM

### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC +0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 30 MHz clock
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu$ F ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and **V**CC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured  $\pm 200$  mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.









### Image Filter with Coefficient RAM



| Speed | Plastic J-Lead Chip Carrier<br>(J3) |
|-------|-------------------------------------|
|       | 0°C to +70°C — COMMERCIAL SCREENING |
| 33 ns | LF2247JC33                          |
| 25 ns | LF2247JC25                          |
| 15 ns | LF2247JC15                          |
|       |                                     |
| i l   |                                     |



### Image Filter with Coefficient RAM





**ORDERING INFORMATION** 

-55°C to +125°C - MIL-STD-883 COMPLIANT

33 ns

25 ns

# Image Filter with Coefficient RAM

|                | 1 2 3 4 5 6 7 8 9 10 11  A    ▼        |
|----------------|----------------------------------------|
| Speed          | Ceramic Pin Grid Array<br>(G3)         |
|                | 0°C to +70°C — Commercial Screening    |
| 33 ns          | LF2247GC33                             |
| 25 ns<br>15 ns | LF2247GC25<br>LF2247GC15               |
| O TIC          | <b></b>                                |
|                | -55°C to +125°C — Commercial Screening |
|                |                                        |
| 33 ns<br>25 ns | LF2247GM33<br>LF2247GM25               |

LF2247GMB33

LF2247GMB25



# **LF2249**

# 12 x 12-bit Digital Mixer

### **FEATURES**

- ☐ 40 MHz Data and Computation Rate
- ☐ Two 12 x 12-bit Multipliers with Individual Data Inputs
- ☐ Separate 16-bit Input Port for Cascading Devices
- ☐ Independent, User-Selectable 1–16 Clock Pipeline Delay for Each Data Input
- ☐ User-Selectable Rounding of Products
- ☐ Fully Registered, Pipelined Architecture
- ☐ Three-State Outputs
- ☐ Fully TTL Compatible
- ☐ Replaces TRW/Raytheon TMC2249
- ☐ Package Styles Available:
  - 120-pin Ceramic PGA
  - 120-pin Plastic Quad Flatpack

### DESCRIPTION

The **LF2249** is a high-speed digital mixer comprised of two 12-bit multipliers and a 24-bit accumulator. All multiplier inputs are user accessible, and each can be updated on every clock cycle. The LF2249 utilizes a pipelined architecture with fully registered inputs and outputs and an asynchronous three-state output enable control for optimum flexibility.

Independent input register clock enables allow the user to hold the data inputs over multiple clock cycles. Each multiplier input also includes a user-selectable 1-16 clock pipeline delay. The output of each multiplier can be independently negated under user control for subtraction of products. The sum of the products can also be internally rounded to 16 bits during the accumulation process.

A separate 16-bit input port connected to the accumulator is included to allow cascading of multiple LF2249s. Access to all 24 bits of the accumulator is gained by switching between upper or lower 16-bit words. The accumulated output data is updated on every clock cycle.

All inputs and outputs of the LF2249 are registered on the rising edge of clock, except for  $\overline{OE}$ . Internal pipeline registers for all data and control inputs are provided to maintain



Video Imaging Products

## 12 x 12-bit Digital Mixer

synchronous operation between the incoming data and all available control functions. The LF2249 operates at a clock rate of 40 MHz over the full commercial temperature and supply voltage ranges.

Because of its flexibility, the LF2249 is ideally suited for applications such as image switching and mixing, digital quadrature mixing and modulating, FIR filtering, and arithmetic function and waveform synthesis.

### SIGNAL DEFINITIONS

#### **Power**

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clock

CLK — Master Clock

The rising edge of CLK strobes all enabled registers. All timing specifications are referenced to the rising edge of CLK.

#### Inputs

A11-0-D11-0 — Data Inputs

A11-0–D11-0 are 12-bit data input registers. Data is latched into the input registers on the rising edge of CLK. The contents of the input registers are clocked into the top of the corresponding 16-stage pipeline delay (pushing the contents of the register stack down one register position) on the next clock cycle if the pipeline register stack is enabled. The LSBs are A0-D0 (Figure 1a).

CAS15-0 — Cascade Data Input

CAS15-0 is the 16-bit cascade data input port. Data is latched into the register on the rising edge of CLK. The LSB is CAS0 (Figure 1a).









# S15-0 — Data Output

The current 16-bit result is available on the S15-0 outputs. The output data may be either the upper or lower 16 bits of the accumulator output, depending on the state of SWAP. The LSB is S0 (Figure 1b).

#### **Controls**

Outputs

### $\overline{ENA}$ – $\overline{END}$ — Pipeline Register Enable

Input data in the N (N = A, B, C, or D) input register is latched into the corresponding pipeline register stack on each rising edge of CLK for which  $\overline{ENN}$  is LOW. Data already in the N register stack is pushed down one register position. When  $\overline{ENN}$  is HIGH, the data in the N pipeline register stack does not change, and the data in the N input register will not be stored in the register stack.

### ADEL3-0-DDEL3-0 — Pipeline Delay Select

NDEL (N = A, B, C, or D) is the 4-bit registered pipeline delay select word. NDEL determines which stage of the N pipeline register stack is routed to the multiplier inputs. The minimum delay is one clock cycle (NDEL = 0000), and the maximum delay is 16 clock cycle (NDEL = 1111). Upon power up, the values of ADEL-DDEL and the contents of the pipeline register stacks are unknown and must be initialized by the user.

### NEG1-NEG2 - Negate Control

The NEG1 and NEG2 controls determine whether a subtraction or accumulation of products is performed. When NEG1 is HIGH, the product  $A \times B$  is negated, causing the product to be subtracted from the accumulator contents. Likewise, when NEG2 is HIGH, the product  $C \times D$  is negated, causing the product to be subtracted as well. NEG1 and NEG2 determine the operation to be performed on the data input during the current clock cycle when ADELDDEL = 0000.

#### CASEN — Cascade Enable

When CASEN is LOW, data being input on the CAS15-0 inputs during that clock cycle will be registered and accumulated internally. When CASEN is HIGH, the CAS15-0 inputs are ignored.

### FT — Feedthrough Control

When FT is LOW and ADEL-DDEL = 0000, data being input on the CAS15-0 inputs is delayed three clock cycles to align the data with the data being input on the A11-0-D11-0 inputs. When FT is HIGH, the cascade data being input is routed around the three delay registers to simplify the cascading of multiple devices.

### 12 x 12-bit Digital Mixer

ACC — Accumulator Control

The ACC input determines whether internal accumulation is performed on the data input during the current clock cycle. If ACC is LOW, no accumulation is performed, the prior accumulated sum is cleared, and the current sum of products is output. When ACC is HIGH, the emerging products are added to the sum of the previous products.

### RND — Rounding Control

When RND is HIGH, the sum of the products of the data being input on the current clock cycle will be rounded to 16 bits. To avoid the accumulation of roundoff errors, rounding is only performed during the first cycle of each accumulation process.

### SWAP — Output Select

The SWAP control allows the user to access all 24 bits of the accumulator output by switching between upper and lower 16-bit words. When SWAP is HIGH, the upper 16 bits of the accumulator are always output. When SWAP is LOW, the lower 16 bits of the accumulator are output on every other clock cycle. As long as SWAP remains LOW, new output data will not be clocked into the output registers.

### <del>OE</del> — Output Enable

When the  $\overline{OE}$  signal is LOW, the current data in the output registers is available on the S15-0 pins. When  $\overline{OE}$  is HIGH, the outputs are in a high-impedance state.



# 12 x 12-bit Digital Mixer

| Storage temperature                       | 65°C to +150°C       |
|-------------------------------------------|----------------------|
| Operating ambient temperature             | –55°C to +125°C      |
| VCC supply voltage with respect to ground | –0.5 V to +7.0 V     |
| Input signal with respect to ground       | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output   | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs           | 25 mA                |
| Latchup current                           | > 400 mA             |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                                                |  |  |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|------------------------------------------------|--|--|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                                 |  |  |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | $4.75~V \leq \textbf{V} \text{CC} \leq 5.25~V$ |  |  |  |  |  |
| Active Operation, Military                                                      | -55°C to +125°C             | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V                  |  |  |  |  |  |

| Symbol      | Parameter              | Test Condition                               | Min   | Тур | Max         | Unit  |
|-------------|------------------------|----------------------------------------------|-------|-----|-------------|-------|
| Symbol      | raiametei              | rest condition                               | IVIII | тур | IVIAA       | Oilit |
| <b>V</b> OH | Output High Voltage    | <b>V</b> cc = Min., <b>I</b> OH = -2.0 mA    | 2.4   |     |             | V     |
| <b>V</b> OL | Output Low Voltage     | Vcc = Min., IoL = 4.0 mA                     |       |     | 0.4         | V     |
| <b>V</b> iH | Input High Voltage     |                                              | 2.0   |     | <b>V</b> cc | V     |
| <b>V</b> iL | Input Low Voltage      | (Note 3)                                     | 0.0   |     | 0.8         | V     |
| lıx         | Input Current          | Ground ≤ <b>V</b> IN ≤ <b>V</b> CC (Note 12) |       |     | ±10         | μА    |
| loz         | Output Leakage Current | (Note 12)                                    |       |     | ±40         | μА    |
| ICC1        | Vcc Current, Dynamic   | (Notes 5, 6)                                 |       |     | 100         | mA    |
| ICC2        | Vcc Current, Quiescent | (Note 7)                                     |       |     | 6           | mA    |
| CIN         | Input Capacitance      | <b>T</b> A = 25°C, f = 1 MHz                 |       |     | 10          | pF    |
| Соит        | Output Capacitance     | <b>T</b> A = 25°C, f = 1 MHz                 |       |     | 10          | pF    |



# 12 x 12-bit Digital Mixer

### **SWITCHING CHARACTERISTICS**

| Commercial Operating Range (0°C to +70°C) Notes 9, 10 (ns) |                                            |         |     |     |     |     |     |  |  |
|------------------------------------------------------------|--------------------------------------------|---------|-----|-----|-----|-----|-----|--|--|
|                                                            |                                            | LF2249- |     |     |     |     |     |  |  |
| Symbol                                                     | Parameter                                  | 40      |     | 33  |     | 2   | :5  |  |  |
|                                                            |                                            | Min     | Max | Min | Max | Min | Max |  |  |
| tcyc                                                       | Cycle Time                                 | 40      |     | 33  |     | 25  |     |  |  |
| <b>t</b> PWL                                               | Clock Pulse Width, LOW                     | 15      |     | 15  |     | 10  |     |  |  |
| <b>t</b> PWH                                               | Clock Pulse Width, HIGH                    | 10      |     | 10  |     | 10  |     |  |  |
| ts                                                         | Input Setup Time                           | 8       |     | 8   |     | 7   |     |  |  |
| tн                                                         | Input Hold Time                            | 0       |     | 0   |     | 0   |     |  |  |
| <b>t</b> D                                                 | Output Delay                               |         | 17  |     | 15  |     | 14  |  |  |
| <b>t</b> ENA                                               | Three-State Output Enable Delay (Note 11)  |         | 15  |     | 15  |     | 15  |  |  |
| tDIS                                                       | Three-State Output Disable Delay (Note 11) |         | 15  |     | 15  |     | 15  |  |  |

| MILITAF      | Y OPERATING RANGE (-55°C to +125°C) Notes 9, 10 ( | ns) |      | 100 |     |
|--------------|---------------------------------------------------|-----|------|-----|-----|
|              |                                                   |     | 249- |     |     |
|              | Parameter                                         |     | 40   |     |     |
| Symbol       |                                                   | Min | Max  | Min | Max |
| tcyc         | Cycle Time                                        | 40  |      | 33  |     |
| tPWL         | Clock Pulse Width, LOW                            | 15  |      | 15  |     |
| <b>t</b> PWH | Clock Pulse Width, HIGH                           | 10  |      | 10  |     |
| ts           | Input Setup Time                                  | 8   |      | 8   |     |
| tн           | Input Hold Time                                   | 0   |      | 0   |     |
| <b>t</b> D   | Output Delay                                      |     | 17   |     | 15  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)         |     | 15   |     | 15  |
| tDIS         | Three-State Output Disable Delay (Note 11)        |     | 15   |     | 15  |



### 12 x 12-bit Digital Mixer

### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

 $\frac{NCV^2F}{4}$ 

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 25 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu$ F ceramic capacitor should be installed between **V**CC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device **V**CC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.









### 12 x 12-bit Digital Mixer



| Speed          | Ceramic Pin Grid Array<br>(G4)         |  |
|----------------|----------------------------------------|--|
|                | 0°C to +70°C — COMMERCIAL SCREENING    |  |
| 40 ns          | LF2249GC40                             |  |
| 33 ns          | LF2249GC33                             |  |
| 25 ns          | LF2249GC25                             |  |
|                | -55°C to +125°C — Commercial Screening |  |
| 40 ns          | LF2249GM40                             |  |
| 33 ns          | LF2249GM33                             |  |
|                | -55°C to +125°C MII -STD-883 COMPLIANT |  |
| 40 ns          |                                        |  |
| 33 ns          |                                        |  |
| 40 ns<br>33 ns | El El location                         |  |



### 12 x 12-bit Digital Mixer





# **LF2250**

# 12 x 10-bit Matrix Multiplier

### **FEATURES**

- 40 MHz Data and Computation Rate
- ☐ Nine Multiplier Array with 12-bit Data and 10-bit Coefficient Inputs
- ☐ Separate 16-bit Cascade Input and Output Ports
- ☐ On-board Coefficient Storage
- ☐ Four User-Selectable Filtering and Transformation Functions:
  - 3 x 3 Matrix Multiplier
  - Cascadable 9-Tap FIR Filter
  - Cascadable 3 x 3 Convolver
  - Cascadable 4 x 2 Convolver
- ☐ Replaces TRW/Raytheon TMC2250
- □ DESC SMD No. 5962-93260
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 120-pin Pin Grid Array
  - 120-pin Plastic Quad Flatpack

### DESCRIPTION

The **LF2250** is a high-speed matrix multiplier consisting of an array of nine  $12 \times 10$ -bit multipliers. Internal summing adders are also included to provide the configurations needed to implement matrix multiplications, cascadable FIR filters, and pixel convolvers.

The 3 x 3 matrix multiplier (triple dot product) configuration of the LF2250 allows users to easily perform three-dimensional perspective translations or video format conversions at real-time video rates. By using the LF2250 in this configuration, conversions can be made from the RGB (color component) format to the YIQ (quadrature encoded chrominance) or YUV (color difference) formats and vice versa (YIQ or YUV to RGB).

In addition to color space conversions, the LF2250 offers a range of selectable configurations designed for filtering applications. When configured as a 9-tap FIR filter, the LF2250 automatically selects the necessary internal bus structure and inserts the appropriate data path delay elements. In addition, a 16-bit cascade input port allows for the creation of larger filters without a reduction in throughput.

Real-time video image filtering using the convolver modes of the LF2250 can provide edge detection, texture enhancement, and detail smoothing. Both pixel convolver configurations,  $3 \times 3$  and  $4 \times 2$ , deliver high-speed data manipulation in a single chip solution. By using the 16-bit cascade input port to cascade two devices, cubic convolutions ( $4 \times 4$ -pixel) can be easily accommodated with no decrease in throughput rates.

All inputs and outputs, as well as all control lines, are registered on the rising edge of clock. The LF2250 operates at clock rates up to 40 MHz over the full commercial temperature and supply voltage ranges.



### 12 x 10-bit Matrix Multiplier

| TABLE 1. | Mode Selection          |
|----------|-------------------------|
| MODE1-0  | OPERATING MODE          |
| 00       | 3 x 3 Matrix Multiplier |
| 01       | 9-Tap FIR Filter        |
| 10       | 3 x 3 Convolver         |
| 11       | 4 x 2 Convolver         |

#### **OPERATING MODES**

The LF2250 can realize four different user-selectable digital filtering architectures as determined by the state of the mode (MODE1-0) inputs. Upon selection of the desired function, the LF2250 automatically chooses the appropriate internal data paths and input/output bus structure. Table 1 details the modes of operation.

#### **DATA FORMATTING**

The coefficient input ports (KA, KB, KC) are 10-bit fractional two's complement format regardless of the operating mode. The data input ports (A, B, C) are 12-bit integer two's complement format regardless of the operating mode.

In the matrix multiplier mode (Mode 00), the data output ports (X, Y, Z) are 12-bit integer two's complement format. In the FIR filter and convolver modes (Modes 01, 10, 11), the X, Y, and Z ports are configured as the cascade-in (CASIN15-0) and cascade-out (CASOUT15-0) ports. These ports assume 16-bit (12-bit integer, 4-bit fractional) two's complement data on both the inputs and outputs. Table 2 shows the data port formatting for each of the four operating modes.

#### **BIT WEIGHTING**

The internal sum of products of the LF2250 can grow to 23 bits. However, in order to keep the output format of the matrix multiply mode (Mode 00) identical to the input format, the X, Y, and Z outputs are truncated to 12-bit integer words. In the filter modes (Modes 01, 10, 11), the cascade output is always half-LSB rounded to 16 bits (12 integer bits and 4 fractional bits). The user may half-LSB round the output to any size less than 16 bits by simply forcing a "1" into the bit position of the cascade input immediately below the desired LSB. For example, if half-LSB rounding to 12 bits is desired, then a "1" must be forced into the CASIN3 bit position (CASOUT4 would then be the LSB).

In all four modes, the user may adjust the bit weighting, by applying an identical scaling correction factor to both the input and output data streams. If the coefficients are rescaled, then the relative weightings of the cascade-in and cascade-out ports will differ accordingly. Figure 1 illustrates the input and output bit weightings for all four modes.

#### **DATA OVERFLOW**

Because the LF2250's matched input and output data formats accommodate unity gain (0 dB), input conditions that could lead to numeric overflow may exist. To ensure that no overflow conditions occur, the user must be aware of the maximum input data and coefficient word sizes allowable for each specific algorithm being performed.

#### SIGNAL DEFINITIONS

#### **Power**

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clock

CLK — Master Clock

The rising edge of CLK strobes all enabled registers. All timing specifications are referenced to the rising edge of CLK.

#### Inputs

A11-0, B11-0, C11-0 — Data Inputs

A, B, and C are the 12-bit registered data input ports. Data presented to these ports is latched into the multiplier input registers for the current operating mode (Table 1). In the filter modes (Modes 01, 10, 11), the rising edge of CLK internally right-shifts new data to the next filter tap.

KA9-0, KB9-0, KC9-0 — Coefficient Inputs

KA, KB, and KC are the 10-bit registered coefficient input ports. Data presented to these ports is latched into the corresponding internal coefficient register set defined by CWE1-0 (Table 4) on the next rising edge of CLK. Table 3 shows which coefficient registers are available for each coefficient input port.

| TABLE 2. DATA PORT FORMATTING |               |               |       |               |       |       |           |                      |              |              |            |
|-------------------------------|---------------|---------------|-------|---------------|-------|-------|-----------|----------------------|--------------|--------------|------------|
|                               |               |               |       |               |       | PIN N | NAMES     |                      |              |              |            |
| MODE1-0                       | <b>A</b> 11-0 | B11-0         | C11-0 | KA9-0         | KB9-0 | KC9-0 | XC11-0    | YC11-8               | <b>Y</b> 7-4 | YC3-0        | ZC11-0     |
| 00                            | <b>A</b> 11-0 | B11-0         | C11-0 | <b>KA</b> 9-0 | KB9-0 | KC9-0 | X11-0     | Y11-8                | Y7-4         | <b>Y</b> 3-0 | Z11-0      |
| 01                            | <b>A</b> 11-0 | <b>A</b> 11-0 | NC    | <b>KA</b> 9-0 | KB9-0 | KC9-0 | CASIN15-4 | CASIN3-0             | NC           | CASOUT3-0    | CASOUT15-4 |
| 10                            | <b>A</b> 11-0 | B11-0         | C11-0 | KA9-0         | KB9-0 | KC9-0 | CASIN15-4 | CASIN <sub>3-0</sub> | NC           | CASOUT3-0    | CASOUT15-4 |
| 11                            | <b>A</b> 11-0 | B11-0         | NC    | <b>KA</b> 9-0 | KB9-0 | KC9-0 | CASIN15-4 | CASIN <sub>3-0</sub> | NC           | CASOUT3-0    | CASOUT15-4 |

### 12 x 10-bit Matrix Multiplier

### 

11 10 9 8 7 6 5 4 3 2 1 0 -2<sup>11</sup> 2<sup>10</sup> 2<sup>9</sup> 2<sup>8</sup> 2<sup>7</sup> 2<sup>6</sup> 2<sup>5</sup> 2<sup>4</sup> 2<sup>3</sup> 2<sup>2</sup> 2<sup>1</sup> 2<sup>0</sup> (Sign)

### --- Coefficient Input (All Modes) -

9 8 7 6 5 4 3 2 1 0 -2° 2-1 2-2 2-3 2-4 2-5 2-6 2-7 2-8 2-9 (Sign)

### Cascade Input (Modes 01, 10, 11)

### Internal Sum (All Modes) -

20 19 18 17 3 2 1 0 -2<sup>11</sup> 2<sup>10</sup> 2<sup>9</sup> 2<sup>8</sup> 2<sup>-6</sup> 2<sup>-7</sup> 2<sup>-8</sup> 2<sup>-9</sup> (Sign)

### FIGURE 1B. OUTPUT FORMATS

### Result (Mode 00)

11 10 9 8 7 6 5 4 3 2 1 0 -2<sup>11</sup> 2<sup>10</sup> 2<sup>9</sup> 2<sup>8</sup> 2<sup>7</sup> 2<sup>6</sup> 2<sup>5</sup> 2<sup>4</sup> 2<sup>3</sup> 2<sup>2</sup> 2<sup>1</sup> 2<sup>0</sup> (Sign)

#### - Cascade Out (Modes 01, 10, 11)

#### CASIN15-0 — Cascade Input

In the filter modes (Modes 01, 10, 11), the 12-bit X port and four bits of the Y port are internally reconfigured as the 16-bit registered cascade input port. Data presented to this port will be added to the internal sum of products.

#### Outputs

X11-0, Y11-0, Z11-0 — Data Outputs

X, Y, and Z are the 12-bit registered output ports for the matrix multiply mode (Mode 00). These ports are automatically reconfigured for the filter modes (Modes 01, 10, 11) as the cascade-in and cascade-out ports.

### CASOUT15-0 — Cascade Output

In the filter modes (Modes 01, 10, 11), the 12-bit Z port and four bits of the Y port are internally reconfigured as the 16-bit registered cascade output port.

NOTE: The X, Y, and Z ports are automatically reconfigured by the LF2250 as the cascade-in and cascade-out ports as required for each operating mode. Because both the X and Z ports are used for the cascade ports, all X port pins and all Z port pins are labelled as XC and ZC, respectively. All Y port pins that are used for the cascade ports are labelled as YC. Those Y port pins which are not used for the cascade ports are labelled as Y.

#### Controls

MODE1-0 — Mode Select

The registered mode select inputs determine the operating mode of the LF2250 (Table 1) for data being input on the next clock cycle. When switching between modes, the internal pipeline latencies of the device must be observed. After switching operating modes, the user must allow enough clock cycles to pass to flush the internal registers before valid data will appear on the outputs.

#### *CWE1-0* — *Coefficient Write Enable*

The registered coefficient write enable inputs determine which internal coefficient register set to update (Table 4) on the next clock cycle.

| TABLE 3. COEFFICIENT INPUTS |                |  |  |  |
|-----------------------------|----------------|--|--|--|
| INPUT PORT                  | REG. AVAILABLE |  |  |  |
| KA                          | KA1, KA2, KA3  |  |  |  |
| KB                          | KB1, KB2, KB3  |  |  |  |
| KC                          | KC1, KC2, KC3  |  |  |  |

| TABLE 4. | COEFF. REG. UPDATE |
|----------|--------------------|
| CWE1-0   | COEFFICIENT SET    |
| 00       | Hold All Registers |
| 01       | KA1, KB1, KC1      |
| 10       | KA2, KB2, KC2      |
| 11       | KA3, KB3, KC3      |

#### **DETAILS OF OPERATION**

### 3 x 3 Matrix Multiplier — Mode 00

In this mode, all three input ports (A, B, C) and all three output ports (X, Y, Z) are utilized to implement a 3 x 3 matrix multiplication (triple dot product). Each truncated 12-bit output is the sum of all three input words multiplied by the appropriate coefficients (Table 5). The pipeline latency for this mode is five clock cycles. Therefore, the sum of products will be output five clock cycles after the input data has been latched. New output data is subsequently available every clock cycle thereafter.

#### 9-Tap FIR Filter — Mode 01

This mode utilizes the 12-bit A and B data input ports as well as the 16-bit CASIN port. The input data should be presented to the A and B ports simultaneously. The resulting 9-sample response, which is half-LSB rounded to 16 bits, begins after five clock cycles and ends after 13 clock cycles (Table 5). The pipeline latency from the input of an impulse response is nine clock cycles. The latency from the CASIN port to the CASOUT port is four clock cycles. New output data is available every clock cycle.

### 3 x 3-Pixel Convolver — Mode 10

When configured in this mode, line delayed data is loaded through the A, B, and C input ports. During each cycle, a new rounded 16-bit output

(comprising of the summation of the multiplications of the last nine data inputs with their related coefficients) becomes available (Table 5). The CASIN term is also added to each new output. The internal bus structure and pipeline delays allow new input data to be added every cycle while maintaining the structure of the filtering operation. This addition of new data every cycle produces the effect of the convolution window moving to the next pixel column.

# 4 x 2-Pixel Convolver — Mode 11

12 x 10-bit Matrix Multiplier

Using the A and B ports, input data is loaded and multiplied by the onboard coefficients. These products are then summed with the CASIN data and rounded to create the 16-bit output. The cascade ports allow multiple devices to be used together for use with larger kernels. As with Mode 10, each cycle results in a 16-bit output created from the products and summations performed.

# TABLE 5. LATENCY EQUATIONS 3 x 3 Matrix Multiplier - Mode 00 X(n+4) = A(n)KA1(n) + B(n)KB1(n) + C(n)KC1(n)Y(n+4) = A(n)KA2(n) + B(n)KB2(n) + C(n)KC2(n)Z(n+4) = A(n)KA3(n) + B(n)KB3(n) + C(n)KC3(n) 9-Tap FIR Filter — Mode 01 -= A(n+8)KA3(n+8) + A(n+7)KA2(n+7) + A(n+6)KA1(n+6)CASOUT(n+12) + B(n+5)KB3(n+8) + B(n+4)KB2(n+7) + B(n+3)KB1(n+6)+ B(n+2)KC3(n+8) + B(n+1)KC2(n+7) + B(n)KC1(n+6)+ CASIN(n+9) 3 x 3-Pixel Convolver — Mode 10 = A(n+2)KA3(n+2) + A(n+1)KA2(n+1) + A(n)KA1(n)CASOUT(n+6) + B(n+2)KB3(n+2) + B(n+1)KB2(n+1) + B(n)KB1(n)C(n+2)KC3(n+2) + C(n+1)KC2(n+1) + C(n)KC1(n)CASIN(n+3) 4 x 2-Pixel Convolver — Mode 11 CASOUT(n+7) = A(n+3)KA3(n+3) + A(n+2)KA2(n+2) + A(n+1)KA1(n+1)+ B(n+3)KB3(n+3) + B(n+2)KB2(n+2)A(n)KC3(n+3)B(n+1)KB1(n+1) + B(n)KC1(n+1)CASIN(n+4)













| AXIMUM HATINGS Above which useful life may be impaired (Notes 1, | 2, 3, 8)             |
|------------------------------------------------------------------|----------------------|
| Storage temperature                                              | 65°C to +150°C       |
| Operating ambient temperature                                    | –55°C to +125°C      |
| Vcc supply voltage with respect to ground                        | 0.5 V to +7.0 V      |
| Input signal with respect to ground                              | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output                          | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs                                  | 25 mA                |
| Latchup current                                                  | > 400 mA             |

| Mode                       | Temperature Range (Ambient) | Supply Voltage                |
|----------------------------|-----------------------------|-------------------------------|
| tive Operation, Commercial | 0°C to +70°C                | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |
| tive Operation, Military   | -55°C to +125°C             | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V |

| Symbol      | Parameter              | Test Condition                            | Min | Тур | Max         | Unit |
|-------------|------------------------|-------------------------------------------|-----|-----|-------------|------|
| <b>V</b> OH | Output High Voltage    | <b>V</b> cc = Min., <b>I</b> OH = -2.0 mA | 2.4 |     |             | ٧    |
| <b>V</b> OL | Output Low Voltage     | Vcc = Min., IoL = 4.0 mA                  |     |     | 0.4         | V    |
| <b>V</b> IH | Input High Voltage     |                                           | 2.0 |     | <b>V</b> CC | V    |
| <b>V</b> IL | Input Low Voltage      | (Note 3)                                  | 0.0 |     | 0.8         | V    |
| lix         | Input Current          | Ground ≤ VIN ≤ VCC (Note 12)              |     |     | ±10         | μΑ   |
| loz         | Output Leakage Current | (Note 12)                                 |     |     | ±40         | μΑ   |
| ICC1        | Vcc Current, Dynamic   | (Notes 5, 6)                              |     |     | 160         | mA   |
| ICC2        | Vcc Current, Quiescent | (Note 7)                                  |     |     | 12          | mA   |
| CIN         | Input Capacitance      | <b>T</b> A = 25°C, f = 1 MHz              |     |     | 10          | pF   |
| Соит        | Output Capacitance     | <b>T</b> A = 25°C, f = 1 MHz              |     |     | 10          | pF   |

# 12 x 10-bit Matrix Multiplier

### **SWITCHING CHARACTERISTICS**

| Commercial Operating Range (0°C to +70°C) Notes 9, 10 (ns) |                        |     |         |     |     |  |  |  |
|------------------------------------------------------------|------------------------|-----|---------|-----|-----|--|--|--|
| Symbol                                                     | Parameter              |     | LF2250- |     |     |  |  |  |
|                                                            |                        |     | 33      |     | 5   |  |  |  |
|                                                            |                        | Min | Max     | Min | Max |  |  |  |
| tcyc                                                       | Cycle Time             | 33  |         | 25  |     |  |  |  |
| <b>t</b> PWL                                               | Clock Pulse Width Low  | 15  |         | 10  |     |  |  |  |
| <b>t</b> PWH                                               | Clock Pulse Width High | 10  |         | 10  |     |  |  |  |
| ts                                                         | Input Setup Time       | 8   |         | 6   |     |  |  |  |
| tH                                                         | Input Hold Time        | 0   |         | 0   |     |  |  |  |
| <b>t</b> D                                                 | Output Delay           |     | 18      |     | 16  |  |  |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                        |     |         |     |     |  |  |  |
|-------------------------------------------------------------|------------------------|-----|---------|-----|-----|--|--|--|
|                                                             |                        |     | LF2250- |     |     |  |  |  |
|                                                             |                        |     | 33      |     |     |  |  |  |
| Symbol                                                      | Parameter              | Min | Max     | Min | Max |  |  |  |
| tcyc                                                        | Cycle Time             | 33  |         | 25  |     |  |  |  |
| <b>t</b> PWL                                                | Clock Pulse Width Low  | 15  |         | 10  |     |  |  |  |
| <b>t</b> PWH                                                | Clock Pulse Width High | 10  |         | 10  |     |  |  |  |
| ts                                                          | Input Setup Time       | 12  |         | 9   |     |  |  |  |
| tн                                                          | Input Hold Time        | 0   |         | 0   |     |  |  |  |
| <b>t</b> D                                                  | Output Delay           |     | 25      |     | 20  |  |  |  |













### 12 x 10-bit Matrix Multiplier

### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC +0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

| NCV <sup>2</sup> F |
|--------------------|
| 4                  |

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 20 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu$ F ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



















# LF2272

# Colorspace Converter/ Corrector (3 x 12-bits)

#### **FEATURES**

- ☐ 40 MHz Data and Computation
- ☐ Full Precision Internal Calculations with Output Rounding
- ☐ On-board 10-bit Coefficient Storage
- Overflow Capability in Low Resolution Applications
- ☐ Two's Complement Input and Output Data Format
- ☐ 3 Simultaneous 12-bit Channels (64 Giga Colors)
- □ Applications:
  - Component Color Standards Translations (RGB, YIQ, YUV)
  - Color-Temperature Conversion
  - Image Capturing and Manipulation
  - Composite Color Encoding/ Decoding
  - Three-Dimensional Perspective Translation
- ☐ Replaces TRW/Raytheon TMC2272
- ☐ Package Styles Available:
  - 120-pin Pin Grid Array
  - 120-pin Plastic Quad Flatpack

### **DESCRIPTION**

The LF2272 is a high-speed digital colorspace converter/corrector consisting of three simultaneous 12-bit input and output channels for functionality up to 64 Giga (2³6) colors. Some of the applications the LF2272 can be used for include phosphor colorimetry correction, image capturing and manipulation, composite color encoding/decoding, color matching, and composite color standards conversion/transcoding.

The 3 x 3 matrix multiplier (triple dot product) allows users to easily perform three-dimensional perspective translations or video format conversions at real-time video rates. By using the LF2272, conversions can be made from the RGB (color component) format to the YIQ (quadrature encoded chrominance) or YUV (color difference) formats and vice versa (YIQ or YUV to RGB). Differing signal formats in each stage of a system can be disregarded. For example, using

an LF2272 at each format interface allows each stage of a system to operate on the data while in the appropriate format.

All inputs and outputs, as well as all control lines, are registered on the rising edge of clock. The LF2272 operates at clock rates up to 40 MHz over the full commercial temperature and supply voltage ranges. A narrower data path can be used to allow the LF2272 to work with many different imaging applications.

#### **DETAILS OF OPERATION**

All three input ports (A, B, C) and all three output ports (X, Y, Z) are utilized to implement a 3 x 3 matrix multiplication (triple dot product). Each truncated 12-bit output is the sum of all three input words multiplied by the appropriate coefficients (Table 1). The pipeline latency is five clock cycles. Therefore, the sum of



### Colorspace Converter/ Corrector (3 x 12-bits)

products will be output five clock cycles after the input data has been registered. New output data is subsequently available every clock cycle thereafter.

#### **DATA FORMATTING**

The data input ports (A, B, C) and data output ports (X, Y, Z) are 12-bit integer two's complement format.

The coefficient input ports (KA, KB, KC) are 10-bit fractional two's complement format. Refer to Figures 1a and 1b.

#### **BIT WEIGHTING**

The internal sum of products of the LF2272 can grow to 23 bits. However, in order to keep the output format identical to the input format, the X, Y, and Z outputs are rounded to 12-bit integer words. The rounding is done only at the final output stage to allow accuracy, with correct rounding and overflow, for applications requiring less than 12-bit integer words. The user may adjust the bit weighting by applying an identical scaling correction factor to both the input and output data streams.

### TABLE 1. LATENCY EQUATIONS

X(n+4) = A(n)KA1(n) + B(n)KB1(n) + C(n)KC1(n) Y(n+4) = A(n)KA2(n) + B(n)KB2(n) + C(n)KC2(n)Z(n+4) = A(n)KA3(n) + B(n)KB3(n) + C(n)KC3(n)

#### **DATA OVERFLOW**

Because the LF2272's matched input and output data formats accommodate unity gain (0 dB), input conditions that could lead to numeric overflow may exist. To ensure that no overflow conditions occur, the user must be aware of the maximum input data and coefficient word sizes allowable for each specific algorithm being performed.

### SYSTEMS SMALLER THAN 12-BITS

Using a data path less than 12-bits requires the input data to be right justified and sign extended to 12-bits because the LF2272 carries out all calculations to full precision. Since all least-significant bits are used, the desired X, Y, and Z outputs are rounded correctly and upper-order output bits are used for overflow.

### FIGURE 1A. INPUT FORMATS

Data Input

11 10 9 8 7 6 5 4 3 2 1 0

-2<sup>11</sup> 2<sup>10</sup> 2<sup>9</sup> 2<sup>8</sup> 2<sup>7</sup> 2<sup>6</sup> 2<sup>5</sup> 2<sup>4</sup> 2<sup>3</sup> 2<sup>2</sup> 2<sup>1</sup> 2<sup>0</sup>

(Sign)

9 8 7 6 5 4 3 2 1 0

-2º 2-¹ 2-² 2-³ 2-⁴ 2-⁵ 2-6 2-7 2-8 2-9
(Sign)

### FIGURE 1B. OUTPUT FORMAT



### Colorspace Converter/ Corrector (3 x 12-bits)

#### SIGNAL DEFINITIONS

#### Power

Vcc and GND

+5 V power supply. All pins must be connected.

### Clock

CLK - Master Clock

The rising edge of CLK strobes all enabled registers. All timing specifications are referenced to the rising edge of CLK.

### Inputs

A11-0, B11-0, C11-0 — Data Inputs

A, B, and C are the 12-bit registered data input ports. Data presented to these ports is latched into the multiplier input registers.

KA9-0, KB9-0, KC9-0 — Coefficient Inputs

KA, KB, and KC are the 10-bit registered coefficient input ports. Data presented to these ports is latched into the corresponding internal coefficient register set defined by CWEL1-0 (Table 3) on the next rising edge of CLK. Table 2 shows which coefficient registers are available for each coefficient input port.

| TABLE 2. COEFFICIENT INPUTS |                |  |
|-----------------------------|----------------|--|
| INPUT PORT                  | REG. AVAILABLE |  |
| KA                          | KA1, KA2, KA3  |  |
| КВ                          | KB1, KB2, KB3  |  |
| KC                          | KC1, KC2, KC3  |  |

| TABLE 3. COEFF. REG. UPDATE |                    |
|-----------------------------|--------------------|
| CWEL1-0                     | COEFFICIENT SET    |
| 00                          | Hold All Registers |
| 01                          | KA1, KB1, KC1      |
| 10                          | KA2, KB2, KC2      |
| 11                          | KA3, KB3, KC3      |

### Outputs

X11-0, Y11-0, Z11-0 — Data Outputs

X, Y, and Z are the 12-bit registered data output ports.

#### Controls

CWEL1-0 — Coefficient Write Enable

The registered coefficient write enable inputs determine which internal coefficient register set to update (Table 3) on the next clock cycle.

# Colorspace Converter/ Corrector (3 x 12-bits)





# Colorspace Converter/ Corrector (3 x 12-bits)

| MAXIMUM RATINGS Above which useful life may be impaired (Notes | 31, 2, 3, 8)         |
|----------------------------------------------------------------|----------------------|
| Storage temperature                                            | 65°C to +150°C       |
| Operating ambient temperature                                  | –55°C to +125°C      |
| Vcc supply voltage with respect to ground                      | 0.5 V to +7.0 V      |
| Input signal with respect to ground                            | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output                        | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs                                | 25 mA                |
| Latchup current                                                |                      |

| OPERATING CONDITIONS To meet spec | PERATING CONDITIONS To meet specified electrical and switching characteristics |                                                           |  |  |
|-----------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|
| Mode                              | Temperature Range (Ambient)                                                    | Supply Voltage                                            |  |  |
| Active Operation, Commercial      | 0°C to +70°C                                                                   | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V                             |  |  |
| Active Operation, Military        | −55°C to +125°C                                                                | $4.50~\text{V} \leq \text{V}\text{CC} \leq 5.50~\text{V}$ |  |  |

| Symbol      | Parameter              | Test Condition               | Min | Тур | Max         | Unit |
|-------------|------------------------|------------------------------|-----|-----|-------------|------|
| <b>V</b> OH | Output High Voltage    | Vcc = Min., IOH = -2.0 mA    | 2.4 |     |             | V    |
| <b>V</b> OL | Output Low Voltage     | Vcc = Min., IOL = 4.0 mA     |     |     | 0.4         | V    |
| <b>V</b> 1H | Input High Voltage     |                              | 2.0 |     | <b>V</b> cc | V    |
| <b>V</b> IL | Input Low Voltage      | (Note 3)                     | 0.0 |     | 0.8         | V    |
| lıx         | Input Current          | Ground ≤ VIN ≤ VCC (Note 12) |     |     | ±10         | μА   |
| loz         | Output Leakage Current | (Note 12)                    |     |     | ±40         | μА   |
| ICC1        | Vcc Current, Dynamic   | (Notes 5, 6)                 |     |     | 160         | mA   |
| ICC2        | Vcc Current, Quiescent | (Note 7)                     |     |     | 12          | mA   |
| CIN         | Input Capacitance      | <b>T</b> A = 25°C, f = 1 MHz |     |     | 10          | pF   |
| Соит        | Output Capacitance     | <b>T</b> A = 25°C, f = 1 MHz |     |     | 10          | pF   |

# Colorspace Converter/ Corrector (3 x 12-bits)

# **SWITCHING CHARACTERISTICS**

|              | Parameter              |     | LF2272- |     |     |  |  |  |
|--------------|------------------------|-----|---------|-----|-----|--|--|--|
|              |                        |     | 33      |     | 5   |  |  |  |
| Symbol       |                        | Min | Max     | Min | Max |  |  |  |
| tcyc         | Cycle Time             | 33  |         | 25  |     |  |  |  |
| <b>t</b> PWL | Clock Pulse Width Low  | 15  |         | 10  |     |  |  |  |
| <b>t</b> PWH | Clock Pulse Width High | 10  |         | 10  |     |  |  |  |
| ts           | Input Setup Time       | 8   |         | 6   |     |  |  |  |
| tн           | Input Hold Time        | 0   |         | 0   |     |  |  |  |
| <b>t</b> D   | Output Delay           |     | 18      |     | 16  |  |  |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                        |     |         |     |     |  |  |  |
|-------------------------------------------------------------|------------------------|-----|---------|-----|-----|--|--|--|
|                                                             | Parameter              |     | LF2272- |     |     |  |  |  |
|                                                             |                        |     | 33      |     | 5   |  |  |  |
| Symbol                                                      |                        | Min | Max     | Min | Max |  |  |  |
| tcyc                                                        | Cycle Time             | 33  |         | 25  |     |  |  |  |
| <b>t</b> PWL                                                | Clock Pulse Width Low  | 15  |         | 10  |     |  |  |  |
| <b>t</b> PWH                                                | Clock Pulse Width High | 10  |         | 10  |     |  |  |  |
| ts                                                          | Input Setup Time       | 12  |         | 9   |     |  |  |  |
| tн                                                          | Input Hold Time        | 0   |         | 0   |     |  |  |  |
| <b>t</b> D                                                  | Output Delay           |     | 25      |     | 20  |  |  |  |





# Colorspace Converter/ Corrector (3 x 12-bits)

### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at  $-0.6~\rm V$  and VCC  $+0.6~\rm V$ . The device can withstand indefinite operation with inputs in the range of  $-0.5~\rm V$  to  $+7.0~\rm V$ . Device operation will not be adversely affected, however, input current levels will be well in excess of  $100~\rm mA$ .
- Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

 $\frac{NCV^2F}{4}$ 

where

- N = total number of device outputs
- C = capacitive load per output
- V = supply voltage
- F = clock frequency
- Tested with all outputs changing every cycle and no load, at a 20 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and **V**CC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and  $\mathbf{V}$ CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from

the internal circuitry are specified from the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.







# Video Imaging Products



# Colorspace Converter/ Corrector (3 x 12-bits)





# Colorspace Converter/ Corrector (3 x 12-bits)







# **LF43168**Dual 8-Tap FIR Filter

### **FEATURES**

- ☐ 66 MHz Data and Computation Rate
- ☐ Two Independent 8-Tap or Single 16-Tap FIR Filters
- ☐ 10-bit Data and Coefficient Inputs
- ☐ 32 Programmable Coefficient Sets
- ☐ Supports Interleaved Coefficient Sets
- ☐ User Programmable Decimation up to 16:1
- ☐ Maximum of 256 FIR Filter Taps, 16 x 16 2-D Kernels, or 10 x 20-bit Data and Coefficients
- Replaces Harris HSP43168
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 84-pin Plastic LCC, J-Lead
  - 100-pin Plastic Quad Flatpack
  - 84-pin Ceramic PGA

### DESCRIPTION

The **LF43168** is a high-speed dual FIR filter capable of filtering data at real-time video rates. The device contains two FIR filters which may be used as two separate filters or cascaded to form one filter. The input and coefficient data are both 10-bits and can be in unsigned, two's complement, or mixed mode format.

The filter architecture is optimized for symmetric coefficient sets. When symmetric coefficient sets are used, each filter can be configured as an 8-tap FIR filter. If the two filters are cascaded, a 16-tap FIR filter can be implemented. When asymmetric coefficient sets are used, each filter is configured as a 4-tap FIR filter. If both filters are cascaded, an 8-tap filter can

be implemented. The LF43168 can decimate the output data by as much as 16:1. When the device is programmed to decimate, the number of clock cycles available to calculate filter taps increases. When configured for 16:1 decimation, each filter can be configured as a 128-tap FIR filter (if symmetric coefficient sets are used). By cascading these two filters, the device can be configured as a 256-tap FIR filter.

There is on-chip storage for 32 different sets of coefficients. Each set consists of eight coefficients. Access to more than one coefficient set facilitates adaptive filtering operations. The 28-bit filter output can be rounded from 8 to 19 bits.





# **Dual 8-Tap FIR Filter**

### SIGNAL DEFINITIONS

### Power

Vcc and GND

+5 V power supply. All pins must be connected.

### Clock

CLK - Master Clock

The rising edge of CLK strobes all enabled registers.

### Inputs

INA9-0 — Data Input (FIR Filter A)

INA9-0 is the 10-bit registered data input port for FIR Filter A. INA9-0 can also be used to send data to FIR Filter B. Data is latched on the rising edge of CLK.

INB9-0 — Data Input (FIR Filter B)

INB9-0 is the 10-bit registered data input port for FIR Filter B. Data is latched on the rising edge of CLK. INB9-1 is also used as OUT8-0, the nine least significant bits of the data output port (see OUT27-0 section).

CIN9-0 — Coefficient/Control Data Input

CIN9-0 is the data input port for the coefficient and control registers. Data is latched on the rising edge of  $\overline{WR}$ .

*A8-0* — Coefficient/Control Address

A8-0 provides the write address for data on CIN9-0. Data is latched on the falling edge of  $\overline{WR}$ .

WR — Coefficient/Control Write

The rising edge of  $\overline{WR}$  latches data on CIN9-0 into the coefficient/control register addressed by A8-0.

CSEL4-0 — Coefficient Select

CSEL4-0 determines which set of coefficients is sent to the multipliers in both FIR filters. Data is latched on the rising edge of CLK.



# Fractional Unsigned 27 26 25 2 2 1 0 28 28 27 2-16 2-17 2-18 Fractional Two's Complement 27 26 25 2 1 0 -29 28 27 2-16 2-17 2-18 (Sign)

### Outputs

OUT27-0 — Data Output

OUT27-0 is the 28-bit registered data output port. OUT8-0 is also used as INB9-1, the nine most significant bits of the FIR Filter B data input port (see INB9-0 section). If both filters are configured for even-symmetric coefficients, and both input and coefficient data is unsigned, the filter output data will be unsigned. Otherwise, the output data will be in two's complement format.

### Controls

SHFTEN — Shift Enable

When SHFTEN is LOW, data on INA9-0 and INB9-0 can be latched into the device and data can be shifted through the decimation registers. When SHFTEN is HIGH, data on INA9-0 and INB9-0 can not be latched into the device and data in the input and decimation registers is held. This signal is latched on the rising edge of CLK.

FWRD — Forward ALU Input

When FWRD is LOW, data from the forward decimation path is sent to the "A" inputs on the ALUs. When FWRD is HIGH, "0" is sent to the "A" inputs on the ALUs. This signal is latched on the rising edge of CLK.

RVRS — Reverse ALU Input

When  $\overline{RVRS}$  is LOW, data from the reverse decimation path is sent to the "B" inputs on the ALUs. When  $\overline{RVRS}$  is HIGH, "0" is sent to the "B" inputs on the ALUs. This signal is latched on the rising edge of CLK.

TXFR — LIFO Transfer Control

When TXFR goes LOW, the LIFO sending data to the reverse decimation path becomes the LIFO receiving data from the forward decimation path, and the LIFO receiving data from the forward decimation path becomes the LIFO sending data to the reverse decimation path. The device must see a HIGH to LOW transition of TXFR in order to switch LIFOs. This signal is latched on the rising edge of CLK.

# **Dual 8-Tap FIR Filter**

### ACCEN — Accumulate Enable

When ACCEN is HIGH, both accumulators are enabled for accumulation and writing to the accumulator output registers is disabled (the registers hold their values). When ACCEN goes LOW, accumulation is halted (by sending zeros to the accumulator feedback inputs) and writing to the accumulator output registers is enabled. This signal is latched on the rising edge of CLK.

MUX1-0 - Mux/Adder Control

MUX1-0 controls the Mux/Adder as shown in Table 3. Data is latched on the rising edge of CLK.

OEL — Output Enable Low

When OEL is LOW, OUT8-0 is enabled for output and INB9-1 can not be used. When OEL is HIGH, OUT8-0 is placed in a high-impedance state and INB9-1 is available for data input.

<del>OEH</del> — Output Enable High

When  $\overline{OEH}$  is LOW, OUT27-9 is enabled for output. When  $\overline{OEH}$  is HIGH, OUT27-9 is placed in a high-impedance state.

### **FUNCTIONAL DESCRIPTION**

### **Control Registers**

There are two control registers which determine how the LF43168 is configured. Tables 1 and 2 show how each register is organized. Data on CIN9-0 is latched into the addressed control register on the rising edge of WR. Address data is input on A8-0. Control Register 0 is written to using address 000H. Control Register 1 is written to using address 001H (Note that addresses 002H to 0FFH are reserved and should not be written to). When a control register is written to, a reset occurs which lasts for 6 CLK cycles from when WR goes HIGH. This reset does not alter any data in the coefficient banks. Control data can be loaded asynchronously to CLK.

| TABLE 1. CONTROL REGISTER 0 – ADDRESS 000H |                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| BITS                                       | FUNCTION                                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 0–3                                        | Decimation Factor/ Decimation Register Delay Length | 0000 = No Decimation, Delay by 1 0001 = Decimate by 2, Delay by 2 0010 = Decimate by 3, Delay by 3 0011 = Decimate by 4, Delay by 4 0100 = Decimate by 5, Delay by 5 0101 = Decimate by 6, Delay by 6 0110 = Decimate by 7, Delay by 7 0111 = Decimate by 8, Delay by 8 1000 = Decimate by 9, Delay by 9 1001 = Decimate by 10, Delay by 10 1010 = Decimate by 11, Delay by 11 1011 = Decimate by 12, Delay by 12 1100 = Decimate by 13, Delay by 13 1101 = Decimate by 14, Delay by 14 1110 = Decimate by 15, Delay by 15 1111 = Decimate by 16, Delay by 16 |  |  |  |  |
| 4                                          | Filter Mode Select                                  | 0 = Single Filter Mode<br>1 = Dual Filter Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 5                                          | Coefficient Symmetry Select                         | 0 = Even-Symmetric Coefficients<br>1 = Odd-Symmetric Coefficients                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 6                                          | FIR Filter A: Odd/Even Taps                         | 0 = Odd Number of Filter Taps<br>1 = Even Number of Filter Taps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 7                                          | FIR Filter B: Odd/Even Taps                         | 0 = Odd Number of Filter Taps<br>1 = Even Number of Filter Taps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 8                                          | FIR Filter B Input Source                           | 0 = Input from INA9-0<br>1 = Input from INB9-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 9                                          | Interleaved/Non-Interleaved<br>Coefficient Sets     | 0 = Non-Interleaved Coefficient Sets<br>1 = Interleaved Coefficient Sets                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |

Bits 0-3 of Control Register 0 control the decimation registers. The decimation factor and decimation register delay length is set using these bits. Bit 4 determines if FIR filters A and B operate separately as two filters or together as one filter. Bit 5 is used to select even or odd-symmetric coefficients. Bits 6 and 7 determine if there are an even or odd number of taps in filters A and B respectively. When the FIR filters are set to operate as two separate filters, bit 8 selects either INA9-0 or INB9-0 as the filter B input source. Bit 9 determines if the coefficient set used is interleaved or noninterleaved (see Interleaved Coefficient Filters section). Most applications use non-interleaved coefficient sets (bit 9 set to "0").

Bits 0 and 1 of Control Register 1 determine the input and coefficient data formats respectively for filter A. Bits 2 and 3 determine the input and coefficient data formats respectively for filter B. Bit 4 is used to enable or disable data reversal on the reverse decimation path. When data reversal is enabled, the data order is reversed before being sent to the reverse decimation path. Bits 5-8 select where rounding will occur on the output data (See Mux/Adder section). Bit 9 enables or disables output rounding.

### **Coefficient Banks**

The coefficient banks supply coefficient data to the multipliers in both FIR filters. The LF43168 can store 32 different coefficient sets. A coefficient



# **Dual 8-Tap FIR Filter**

| TABLE 2. CONTROL REGISTER 1 - ADDRESS 001H |                                 |                                                                                                                                                                                                |  |
|--------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BITS                                       | FUNCTION                        | DESCRIPTION                                                                                                                                                                                    |  |
| 0                                          | FIR Filter A Input Data Format  | 0 = Unsigned<br>1 = Two's Complement                                                                                                                                                           |  |
| 1                                          | FIR Filter A Coefficient Format | 0 = Unsigned<br>1 = Two's Complement                                                                                                                                                           |  |
| 2                                          | FIR Filter B Input Data Format  | 0 = Unsigned<br>1 = Two's Complement                                                                                                                                                           |  |
| 3                                          | FIR Filter B Coefficient Format | 0 = Unsigned<br>1 = Two's Complement                                                                                                                                                           |  |
| 4                                          | Data Order Reversal Enable      | 0 = Enabled<br>1 = Disabled                                                                                                                                                                    |  |
| 5–8                                        | Output Round Position           | $0000 = 2^{-10}$ $0001 = 2^{-9}$ $0010 = 2^{-8}$ $0011 = 2^{-7}$ $0100 = 2^{-6}$ $0101 = 2^{-5}$ $0110 = 2^{-4}$ $0111 = 2^{-3}$ $1000 = 2^{-2}$ $1001 = 2^{-1}$ $1010 = 2^{0}$ $1011 = 2^{1}$ |  |
| 9                                          | Output Round Enable             | 0 = Enabled<br>1 = Disabled                                                                                                                                                                    |  |

set consists of 8 coefficient values. Each bank can hold 32 10-bit values. CSEL4-0 is used to select which coefficient set is sent to the filter multipliers. The coefficient set fed to the multipliers may be switched every CLK cycle if desired.

Data on CIN9-0 is latched into the addressed coefficient bank on the rising edge of WR. Address data is input on A8-0 and is decoded as follows: A1-0 determines the bank number ("00", "01", "10", and "11" correspond to banks 0, 1, 2, and 3 respectively), A2 determines which filter ("0" = filter A, "1" = filter B), A7-3 determines which set number the coefficient is in, and A8 must be set to "1". For example, an address of "100111011" will load coefficient set 7 in bank 3 of filter A with data. Coefficient data can be loaded asynchronously to CLK.

## **Decimation Registers**

The decimation registers are provided to take advantage of symmetric filter coefficients and to provide data storage for 2-D filtering. The outputs of the registers are fed into the ALUs. Both inputs to an ALU need to be multiplied by the same filter coefficient. By adding or subtracting the two data inputs together before being sent to the filter multiplier, the number of filter taps needed is cut in half. Therefore, an 8-tap FIR filter can be made with only four multipliers. The decimation registers are divided into two groups, the forward and reverse decimation registers. As can be seen in Figure 1, data flows left to right through the forward decimation registers and right to left through the reverse decimation registers. The decimation registers can be programmed to decimate by 2 to 16 (see Decimation section and Table 1). SHFTEN enables and disables the shifting of data through the decimation registers. When SHFTEN is LOW, data on INA9-0 and INB9-0 can be latched into the device and data can be shifted through the decimation registers. When SHFTEN is HIGH, data on INA9-0 and INB9-0 can not be latched into the device and data in the input and decimation registers is held.

Data feedback circuitry is positioned between the forward and reverse decimation registers. It controls how data from the forward decimation path is fed to the reverse decimation path. The feedback circuitry can either reverse the data order or pass the data unchanged to the reverse decimation path. The mux/demux sends incoming data to one of the LIFOs or the data feedback decimation register. The LIFOs and decimation register feed into a mux. This mux determines if one of the LIFOs or the decimation register sends data to the reverse decimation path.

If the data order needs to be reversed before being sent to the reverse decimation path (for example, when decimating), Data Reversal Mode should be enabled by setting bit 4 of Control Register 1 to "0". When Data Reversal is enabled, data from the forward decimation path is written into one of the LIFOs in the data feedback section while the other LIFO sends data to the reverse decimation path. When TXFR goes LOW, the LIFO sending data to the reverse decimation path becomes the LIFO receiving data from the forward decimation path, and the LIFO receiving data from the forward decimation path becomes the LIFO sending data to the reverse decimation path. The device must see a HIGH to LOW transition of TXFR in order to switch LIFOs. The size of data blocks sent to the reverse decimation path is determined by how often  $\overline{TXFR}$  goes LOW. To send data blocks of size 8 to

# **Dual 8-Tap FIR Filter**

the reverse decimation path, TXFR would have to be set LOW once every 8 CLK cycles. Once a data block size has been established (by asserting TXFR at the proper frequency), changing the frequency or phase of TXFR assertion will cause unknown results.

If data should be passed to the reverse decimation path with the order unchanged, Data Reversal Mode should be disabled by setting bit 4 of Control Register 1 to "1" and TXFR must be set LOW. When Data Reversal is disabled, data from the forward decimation path is written into the data feedback decimation register. The output of this register sends data to the reverse decimation path. The delay length of this register is the same as the forward and reverse decimation register's delay length.

When the LF43168 is configured to operate as a single FIR filter, the forward and reverse decimation paths in filters A and B are cascaded together. The data feedback section in filter B routes data from the forward decimation path to the reverse decimation path. The configuration of filter B's feedback section determines how data is sent to the reverse decimation path. Data going through the feedback section in filter A is sent through the decimation register.

The point at which data from the forward decimation path is sent to the data feedback section is determined by whether the filter is set to have an even or odd number of filter taps. If the filter is set to have an even number of taps, the output of the third forward decimation register is sent to the feedback section. If the filter is set to have an odd number of taps, the data that will be output from the third forward decimation register on the next CLK cycle is sent to the feedback section.

### Decimation

Decimation by N is accomplished by only reading the LF43168's output once every N clock cycles. For example, to decimate by 10, the output should only be read once every 10 clock cycles. When not decimating, the maximum number of taps possible with a single filter in dual filter mode is eight. When decimating by N, there are N-1 clock cycles between output readings when the filter output is not read. These extra clock cycles can be used to calculate more filter taps. As the decimation factor increases, the number of available filter taps increases also. When programmed to decimate by N, the number of filter taps for a single filter in dual filter mode increases to 8N.

### **Arithmetic Logic Units**

The ALUs can perform the following operations: B + A, B - A, pass A, pass B, and negate A (-A). If  $\overline{FWRD}$  is LOW, the forward decimation path provides the A inputs to the ALUs. If FWRD is HIGH, the A inputs are set to "0". If  $\overline{RVRS}$  is LOW, the reverse decimation path provides the B inputs to the ALUs. If RVRS is HIGH, the B inputs are set to "0". FWRD, RVRS, and the filter configuration determine which ALU operation is performed. If FWRD and RVRS are both set LOW, and the filter is set for even-symmetric coefficients, the ALU will perform the B + A operation. If  $\overline{FWRD}$  and  $\overline{RVRS}$ are both set LOW, and the filter is set for odd-symmetric coefficients, the ALU will perform the B - A operation. If FWRD is set LOW, RVRS is set HIGH, and the filter is set for evensymmetric coefficients, the ALU will perform the pass A operation. If FWRD is set LOW, RVRS is set HIGH, and the filter is set for odd-symmetric coefficients, the ALU will perform the negate A operation. If FWRD is set HIGH, RVRS is set LOW, and the filter is set for either even or odd-symmetric coefficients, the ALU will perform the pass B operation.

2-68

### Accumulators

The multiplier outputs are fed into an accumulator. Each filter has its own accumulator. The accumulator can be set to accumulate the multiplier outputs or sum the multiplier outputs and send the result to the accumulator output register. When ACCEN is HIGH, both accumulators are enabled for accumulation and writing to the accumulator output registers is disabled (the registers hold their values). When ACCEN goes LOW, accumulation is halted (by sending zeros to the accumulator feedback inputs) and writing to the accumulator output registers is enabled.

### Mux/Adder

When the LF43168 is configured as two FIR filters, the Mux/Adder is used to determine which filter drives the output port. When the LF43168 is configured as a single FIR filter, the Mux/Adder is used to sum the outputs of the two filters and send the result to the output port. If 10-bit data and 20-bit coefficients or 20-bit data and 10-bit coefficients are required, the Mux/Adder can facilitate this by scaling filter B's output by 2<sup>-10</sup> before being added to filter A's output. MUX1-0 determines what function the Mux/Adder performs (see Table 3).

The Mux/Adder is also used to round the output data before it is sent to the output port. Output data is rounded by adding a "1" to the bit position selected using bits 5-8 of Control Register 1 (see Table 2). For example, to round the

| TABLE 3. MUX1-0 FUNCTION |                                        |  |
|--------------------------|----------------------------------------|--|
| MUX1-0                   | FUNCTION                               |  |
| 00                       | Filter A + Filter B                    |  |
|                          | (Filter B Scaled by 2 <sup>-10</sup> ) |  |
| 01                       | Filter A + Filter B                    |  |
| 10                       | Filter A                               |  |
| 11                       | Filter B                               |  |



# **Dual 8-Tap FIR Filter**





output to 16 bits, bits 5-8 of Control Register 1 should be set to "0011". This will cause a "1" to be added to bit position  $2^{-7}$ .

### Symmetric Coefficients

The LF43168 filter architecture is optimized for symmetric filter coefficient sets. Figure 3 shows examples of the different types of symmetric coefficient sets. In even-symmetric sets, each coefficient value appears twice (except in odd-tap sets where the middle value appears only once). In odd-symmetric sets, each coefficient appears twice, but one value is positive and one is negative. If the

two data input values that will be multiplied by the same coefficient are added or subtracted before being sent to the filter multiplier, the number of multipliers needed for an N-tap filter is cut in half. Therefore, an 8-tap filter can be implemented with four multipliers if a symmetric coefficient set is used.

### FILTER CONFIGURATIONS

Figures 4-6 show the data paths from filter input to filter multipliers for all symmetric coefficient filters. Figure 7 shows the interleaved coefficient filter configuration. Each diagram shows

one of the two FIR filters when the device is configured for dual filter mode. The diagrams can be expanded to include both filters when the device is configured for single filter mode.

### **Even-Symmetric Coefficient Filters**

Figure 4 shows the two possible configurations when the device is programmed for even-symmetric coefficients and no decimation. Note that coefficient 3 on the odd-tap filter must be divided by two to get the correct result (The coefficient must be input to the device already divided by two).

# **Dual 8-Tap FIR Filter**





Figure 5 shows the two possible configurations when the device is programmed as a decimating, even-symmetric coefficient filter. The delay length of the decimation registers will be equal to the decimation factor that the device is programmed for. Since only four coefficients (effectively eight) can be sent to the filter multipli-

ers on a clock cycle, it may be necessary (depending on the coefficient set) to change the coefficients fed to the multipliers on different CLK cycles for filters with more than eight taps. Note that for the odd-tap filter, the middle coefficient of the coefficient set must be divided by two to get the correct result.

2-70

### **Odd-Symmetric Coefficient Filters**

Figure 6 shows the two possible configurations when the device is programmed for odd-symmetric coefficients. Note that odd-tap, odd-symmetric coefficient filters are not possible.

# Video Imaging Products



# **Dual 8-Tap FIR Filter**

### **Interleaved Coefficient Filters**

Figure 7 shows the filter configuration when the device is programmed for interleaved coefficients. An interleaved coefficient set contains two separate odd-tap, even-symmetric coefficient sets which have been interleaved together (see Figure 8). If two data sets are interleaved into the same serial data stream, they can both be filtered by different coefficient sets if the two coefficient sets are also interleaved. The LF43168 is configured as an interleaved coefficient filter by programming the device for interleaved coefficient sets, evensymmetric coefficients, odd number of filter taps, and data reversal disabled. Note that coefficient 3, in Figure 7, must be divided by two to get the correct result.



### **Asymmetric Coefficient Filters**

It is possible to have asymmetric coefficient filters. Asymmetric coefficient sets do not exhibit even or odd symmetric properties. A 4-tap asymmetric filter is possible by putting the device in even-tap, pass A mode and then feeding the asymmetric coefficient set to the multipliers. An 8-tap asymmetric filter is possible if the device is clocked twice as fast as the input data rate. It will take two CLK cycles to calculate the output. On the first CLK cycle, the reverse decimation path is selected to feed data to the filter multipliers. On the second CLK cycle, the coefficients sent to the multipliers are changed (if necessary) and the forward decimation path is selected to feed data to the filter multipliers.



| Storage temperature                       | 65°C to +150°C       |
|-------------------------------------------|----------------------|
| Operating ambient temperature             |                      |
| VCC supply voltage with respect to ground |                      |
| Input signal with respect to ground       | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output   |                      |
| Output current into low outputs           | 25 mA                |
| Latchup current                           | > 400 mA             |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                                                       |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                                        |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V                         |  |  |  |
| Active Operation, Military                                                      | -55°C to +125°C             | $4.50 \text{ V} \le \text{V}_{CC} \le 5.50 \text{ V}$ |  |  |  |

| ELECTRIC    | CAL CHARACTERISTICS Ove | er Operating Conditions (Note 4)              |     |     | The second  |      |
|-------------|-------------------------|-----------------------------------------------|-----|-----|-------------|------|
| Symbol      | Parameter               | Test Condition                                | Min | Тур | Max         | Unit |
| <b>V</b> OH | Output High Voltage     | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 2.6 |     |             | ٧    |
| <b>V</b> OL | Output Low Voltage      | VCC = Min., IOL = 4.0 mA                      |     |     | 0.4         | V    |
| <b>V</b> iH | Input High Voltage      |                                               | 2.0 |     | <b>V</b> cc | ٧    |
| <b>V</b> IL | Input Low Voltage       | (Note 3)                                      | 0.0 |     | 0.8         | V    |
| lıx         | Input Current           | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±10         | μА   |
| loz         | Output Leakage Current  | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±10         | μА   |
| ICC1        | Vcc Current, Dynamic    | (Notes 5, 6)                                  |     |     | 300         | mA   |
| ICC2        | Vcc Current, Quiescent  | (Note 7)                                      |     |     | 500         | μΑ   |
| CIN         | Input Capacitance       | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 12          | pF   |
| COUT        | Output Capacitance      | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 12          | pF   |



# **Dual 8-Tap FIR Filter**

# **SWITCHING CHARACTERISTICS**

| COMMERCIAL OPERATING RANGE Notes 9, 10 (ns) |                                            |          |     |     |     |     |     |
|---------------------------------------------|--------------------------------------------|----------|-----|-----|-----|-----|-----|
|                                             |                                            | LF43168- |     |     |     |     |     |
|                                             |                                            | 30       |     | 22  |     | 1   | 5   |
| Symbol                                      | Parameter                                  | Min      | Max | Min | Max | Min | Max |
| tcyc                                        | Cycle Time                                 | 30       |     | 22  |     | 15  |     |
| tpw                                         | Clock Pulse Width                          | 12       |     | 8   |     | 7   |     |
| ts                                          | Input Setup Time                           | 15       |     | 12  |     | 5   |     |
| tн                                          | Input Hold Time                            | 0        |     | 0   |     | 0   |     |
| twp                                         | Write Period                               | 30       |     | 22  |     | 15  |     |
| twpw                                        | Write Pulse Width                          | 12       |     | 10  |     | 7   |     |
| twhch                                       | Write High to Clock High                   | 5        |     | 3   |     | 2   |     |
| tcws                                        | CIN9-0 Setup Time                          | 12       |     | 10  |     | 5   |     |
| tcwH                                        | CIN9-0 Hold Time                           | 0        |     | 0   |     | 0   |     |
| taws                                        | Address Setup Time                         | 10       |     | 8   |     | 5   |     |
| <b>t</b> AWH                                | Address Hold Time                          | 0        |     | 0   |     | 0   |     |
| <b>t</b> D                                  | Output Delay                               |          | 14  |     | 12  |     | 10  |
| <b>t</b> ENA                                | Three-State Output Enable Delay (Note 11)  |          | 12  |     | 12  |     | 12  |
| tDIS                                        | Three-State Output Disable Delay (Note 11) |          | 12  |     | 12  |     | 12  |



# **Dual 8-Tap FIR Filter**

# **SWITCHING CHARACTERISTICS**

|              |                                            | LF43168- |     |     |     |     |                                         |  |  |
|--------------|--------------------------------------------|----------|-----|-----|-----|-----|-----------------------------------------|--|--|
|              |                                            | 3        | 39  |     | 30  |     | 2                                       |  |  |
| Symbol       | Parameter                                  | Min      | Max | Min | Max | Min | Max                                     |  |  |
| tcyc         | Cycle Time                                 | 39       |     | 30  |     | 22  |                                         |  |  |
| tpw          | Clock Pulse Width                          | 15       |     | 12  |     | 8   | 1.0000000000000000000000000000000000000 |  |  |
| ts           | Input Setup Time                           | 17       |     | 15  |     | 12  |                                         |  |  |
| tн           | Input Hold Time                            | 0        |     | 0   |     | 0   |                                         |  |  |
| <b>t</b> WP  | Write Period                               | 39       |     | 30  |     | 22  |                                         |  |  |
| twpw         | Write Pulse Width                          | 15       |     | 12  |     | 10  |                                         |  |  |
| twhch        | Write High to Clock High                   | 8        |     | 5   |     | 3   |                                         |  |  |
| tcws         | CIN9-0 Setup Time                          | 15       |     | 12  |     | 10  |                                         |  |  |
| tcwH         | CIN9-0 Hold Time                           | 0        |     | 0   |     | 0   |                                         |  |  |
| <b>t</b> AWS | Address Setup Time                         | 10       |     | 10  |     | 8   |                                         |  |  |
| <b>t</b> awh | Address Hold Time                          | 0        |     | 0   |     | 0   |                                         |  |  |
| <b>t</b> D   | Output Delay                               |          | 17  |     | 15  |     | 12                                      |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |          | 12  |     | 12  |     | 12                                      |  |  |
| <b>t</b> DIS | Three-State Output Disable Delay (Note 11) |          | 12  |     | 12  |     | 12                                      |  |  |



# NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 20 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of VCC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1 µF ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.















| 1-pin |                                                               |
|-------|---------------------------------------------------------------|
|       | 1 2 3 4 5 6 7 8 9 10 11                                       |
| ,     | CINS CSEL4 CSEL3 CSEL1 A8 A7 A4 A1 GND WR RVRS                |
| I.    | O O O O O O O O O O O O O O O O O O O                         |
| C     | CIN4 CIN6 CSELo A6 A5 FWRD TXFR                               |
| ī     | CINS GND ACCEN VCC                                            |
| I     | CINo CIN1 CIN2 Top View CLK GND OEH                           |
| I     | VCC INA9 INA8 (i.e., Component Side Pinout) OUT26 OUT22 OUT27 |
| C     | O O O   OUT25 OUT23 OUT24                                     |
| ì     | INA4 INA3 OUT20 OUT21                                         |
|       | INA2 INA0 INB3 OEL OUT9 OUT17 OUT19                           |
| 1     | INA1 INB8 INB7 GND INB2 INB0 VCC OUT13 OUT16 VCC OUT18        |
|       | O O O O O O O O O O O O O O O O O O O                         |

| Speed | Ceramic Pin Grid Array<br>(G3)          |  |
|-------|-----------------------------------------|--|
|       | 0°C to +70°C — COMMERCIAL SCREENING     |  |
| 30 ns | LF43168GC30                             |  |
| 22 ns | LF43168GC22                             |  |
| 15 ns | LF43168GC15                             |  |
|       | -55°C to +125°C — Commercial Screening  |  |
| 39 ns | LF43168GM39                             |  |
| 30 ns | LF43168GM30                             |  |
| 22 ns | LF43168GM22                             |  |
|       | -55°C to +125°C - MIL-STD-883 COMPLIANT |  |
| 39 ns | LF43168GMB39                            |  |
| 30 ns | LF43168GMB30                            |  |
| 22 ns | LF43168GMB22                            |  |



# LF43881 8 x 8-bit Digital Filter

### **FEATURES**

- ☐ 30 MHz Maximum Sampling Rate
- ☐ 240 MHz Multiply-Accumulate Rate
- □ 8 Filter Cells
- 8-bit Unsigned or Two's Complement Data
- 8-bit Unsigned or Two's Complement Coefficients
- ☐ 26-bit Data Outputs
- ☐ Shift-and-Add Output Stage for Combining Filter Outputs
- Expandable Data Size, Coefficient Size, and Filter Length
- ☐ User-Selectable 2:1, 3:1, or 4:1 Decimation
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Replaces Harris HSP43881 and HSP43881/883
- ☐ Package Styles Available:
  - 84-pin Plastic LCC, J-Lead
  - 100-pin Plastic Quad Flatpack

### **DESCRIPTION**

The **LF43881** is a video-speed digital filter that contains eight filter cells (taps) cascaded internally and a shift-and-add output stage. An 8 x 8 multiplier, three decimation registers, and a 26-bit accumulator are contained in each filter cell. The output stage of the LF43881 contains a 26-bit accumulator which can add the contents of any filter stage to the output stage accumulator shifted right by 8 bits. 8-bit unsigned or two's complement format for data and coefficients can be independently selected.

Expanded coefficients and word sizes can be processed by cascading multiple LF43881s to implement larger filter lengths without affecting the sample rate. By reducing the sample

rate, a single LF43881 can process larger filter lengths by using multiple passes. The sampling rate can range from 0 to 30 MHz. Over 1000 taps may be processed without overflows due to the architecture of the device.

The output sample rate can be reduced to one-half, one-third, or one-fourth the input sample rate by using the three decimation registers contained in every filter cell. Matrix multiplication, N x N spatial correlations/convolutions, and other 2-D operations for image processing can also be achieved using these registers.



2-79

Video Imaging Products

08/12/94-LDS.43881-E



8 x 8-bit Digital Filter



### FILTER CELL DESCRIPTION

8-bit coefficients are loaded into the C register (CIN7-0) and are output as COUT7-0 (the COENB signal enables the COUT7-0 outputs). The path taken by the coefficients varies according to the decimation mode chosen. With no decimation, the coefficients move directly from the C register, bypassing all decimation registers, and are available at the output on the following clock cycle. When decimation is chosen, the coefficient output is delayed by 1, 2, or 3 clock cycles depending on how many decimation registers the coefficients pass through (D1, D2, or D3). The number of decimation registers the coefficients pass through is determined by DCM1-0. Refer to Table 1 for choosing a decimation mode.

CIENB enables the C and D registers for coefficient loading. The registers are loaded on the rising edge of CLK when CIENB is LOW. CIENB is latched and delayed internally which enables the registers for loading one clock cycle after CIENB goes active (loading takes place on the second rising edge of CLK after CIENB goes LOW). Therefore, CIENB must be LOW one clock cycle before the coefficients are placed on the CIN7-0 inputs. The coefficients are held when CIENB is HIGH.

DIENB enables the X register for the loading of data. The X register is loaded on the rising edge of CLK when DIENB is LOW. DIENB is latched and delayed internally (loading takes place on the second rising edge of CLK after DIENB goes LOW). Therefore, DIENB must be LOW one clock cycle before the data is placed on the DIN7-0 inputs. The X register is loaded with all zeros when DIENB is HIGH.

The output of the C register (C8-0) and X register (X8-0) provide the inputs of the 8 x 8 multiplier. The multiplier is followed by two pipeline registers,



M REG0 and M REG1. The output of the multiplier is sign extended and is used as one of the inputs to the 26-bit adder. The output of the 26-bit accumulator provides the second input to the adder. Both the accumulator and T register are loaded simultaneously with the output of the adder.

The accumulator is loaded with the output of the adder on every clock cycle unless cleared. Clearing the accumulator can be achieved using two methods. The first method, when both RESET and ERASE are LOW, causes all accumulators and all

registers in the device to be cleared together. RESET and ERASE are latched and delayed internally causing the clearing to occur on the second clock cycle after RESET and ERASE go active.

The second method, when only ERASE is LOW, clears a single accumulator of a selected cell. The cell is selected using the ADR2-0 inputs (decoded to Cell n). ERASE is latched and delayed internally causing the clearing to occur on the second clock cycle after ERASE goes active. Refer to Table 2 for clearing registers and accumulators.

# 8 x 8-bit Digital Filter

| TABLE | TABLE 1. DECIMATION MODE SELECTION |                                                            |  |  |  |  |  |
|-------|------------------------------------|------------------------------------------------------------|--|--|--|--|--|
| DCM1  | DCM0                               | Decimation Function                                        |  |  |  |  |  |
| 0     | 0                                  | Decimation registers not used                              |  |  |  |  |  |
| 0     | 1                                  | One decimation register used (decimation by one-half)      |  |  |  |  |  |
| 1     | 0                                  | Two decimation registers used (decimation by one-third)    |  |  |  |  |  |
| 1     | 1                                  | Three decimation registers used (decimation by one-fourth) |  |  |  |  |  |

| TABLE | Table 2. Register and Accumulator Clearing |                                                          |  |  |  |  |  |
|-------|--------------------------------------------|----------------------------------------------------------|--|--|--|--|--|
| ERASE | RESET                                      | Clearing Effect                                          |  |  |  |  |  |
| 0     | 0                                          | All accumulators and all registers are cleared           |  |  |  |  |  |
| 0     | 1                                          | Only the accumulator addressed by ADR2-0 is cleared      |  |  |  |  |  |
| 1     | 0                                          | All registers are cleared (accumulators are not cleared) |  |  |  |  |  |
| 1     | 1                                          | No clearing occurs, internal state remains the same      |  |  |  |  |  |

### OUTPUT STAGE DESCRIPTION

The 26-bit adder contained in the output stage can add the contents of any filter cell accumulator (selected by ADR2-0) with the 18 most significant bits of the output buffer. The result is stored back into the output buffer. The complete operation takes only one clock cycle. The eight least significant bits of the output buffer are lost.

The Zero multiplexer is controlled by the SHADD input signal. This allows selection of either the 18 most significant bits of the output buffer or all zeros for the adder input. When SHADD is LOW, all zeros will be selected. When SHADD is HIGH, the 18 most significant bits of the output buffer are selected enabling the shift-and-add operation. SHADD is latched and delayed internally by one clock cycle.

The output multiplexer is also controlled by the SHADD input signal. This allows selection of either a filter cell accumulator, selected by ADR2-0, or the output buffer to be output to the SUM25-0 bus. Only the 26 least significant bits from either a filter cell accumulator or the output buffer are output on SUM25-0. If SHADD is LOW during two consecutive clock cycles (low during the current and previous clock cycle), the output

multiplexer selects the contents of a filter cell accumulator addressed by ADR2-0. Otherwise, the output multiplexer selects the contents of the output buffer.

If the same address remains on the ADR2-0 inputs for more than one clock cycle, SUM25-0 will not change to reflect any updates to the addressed cell accumulator. Only the result from the first selection of the cell (first clock cycle) will be output. This allows the interface of slow memory devices where the output needs to be active for more than one clock cycle. Normal FIR operation is not affected because ADR2-0 is changed sequentially.

### **NUMBER SYSTEMS**

Data and coefficients can be represented as either unsigned or two's complement numbers. The TCS and TCCI inputs determine which of the two formats is to be used. All values are represented as 9-bit two's complement numbers internally. The value of the ninth bit is determined by the number system selected. The ninth bit is a sign extended bit when the two's complement mode is chosen. When the unsigned mode is chosen, the ninth bit is zero.

## SIGNAL DEFINITIONS

### **Power**

Vcc and GND

+5 V power supply. All pins must be connected.

### Clock

CLK — Master Clock

The rising edge of CLK strobes all registers. All timing specifications are referenced to the rising edge of CLK.

### Inputs

DIN7-0 — Data Input

8-bit data is latched into the X register of each filter cell simultaneously. The TCS signal selects the appropriate data format type. The DIENB signal enables loading of the data.

CIN7-0 — Coefficient Input

8-bit coefficients are latched into the C register of Filter Cell 0. The TCCI signal selects the appropriate coefficient format type. The CIENB signal enables loading of the coefficients.

### Outputs

SUM25-0 — Data Output

The 26-bit result from an individual filter cell will appear when ADR2-0 is used to select the filter cell result. SHADD in conjunction with ADR2-0 is used to select the output from the shift-and-add output stage.

COUT7-0 — Coefficient Output

The 8-bit coefficient output from Filter Cell 7 can be connected to the CIN7-0 coefficient input of the same LF43881 to recirculate the coefficients. COUT7-0 can also be connected to the CIN7-0 of another LF43881 to cascade the devices. The COENB signal enables the output of the coefficients.



# 8 x 8-bit Digital Filter

### Controls

TCS — Data Format Control

The TCS input determines the interpretation of the input data. When TCS is HIGH, two's complement arithmetic is used. When TCS is LOW, unsigned arithmetic is used.

TCCI — Coefficient Input Format Control

The TCCI input determines the interpretation of the coefficients. When TCCI is HIGH, two's complement arithmetic is used. When TCCI is LOW, unsigned arithmetic is used.

TCCO — Coefficient Output Format

The TCCO output shows the format of the COUT7-0 coefficient output. TCCO follows the TCCI input. When cascading multiple LF43881s, the TCCO output of one device should be connected to the TCCI input of another device. The COENB signal enables TCCO.

DIENB — Data Input Enable

The DIENB input enables the X register of every filter cell. While DIENB is LOW, the X registers are loaded with the data present at the DIN7-0 inputs on the rising edge of CLK. While DIENB is HIGH, all bits of DIN7-0 are forced to zero and a rising edge of CLK will load the X register of every filter cell with all zeros. DIENB must be low one clock cycle prior to presenting the input data on the DIN7-0 input since it is latched and delayed internally.

CIENB — Coefficient Input Enable

The CIENB input enables the C and D registers of every filter cell. While CIENB is LOW, the C and appropriate D registers are loaded with the coefficient data on the rising edge of CLK. While CIENB is HIGH, the contents of the C and D registers are held and the CLK signal is ignored. By using CIENB in its active state, coefficient data can be shifted from cell to cell. CIENB must be low one clock cycle prior to presenting the coefficient data on the CIN7-0 input since it is latched and delayed internally.

COENB — Coefficient Output Enable

The COENB input enables the COUT7-0 and TCCO outputs. When COENB is LOW, the outputs are enabled. When COENB is HIGH, the outputs are placed in a high-impedance state.

DCM1-0 — Decimation Control

The DCM<sub>1-0</sub> inputs select the number of decimation registers to use (Table 1). Coefficients are passed from one cell to another at a rate determined by DCM1-0. When no decimation registers are selected, the coefficients are passed from cell to cell on every rising edge of CLK (no decimation). When one decimation register is selected, the coefficients are passed from cell to cell on every other rising edge of CLK (2:1 decimation). When two decimation registers are selected, the coefficients are passed from cell to cell on every third rising edge of CLK (3:1 decimation) and so on. DCM1-0 is latched and delayed internally.

ADR2-0 — Cell Accumulator Select

The ADR2-0 inputs select which cell's accumulator will available at the SUM25-0 output or added to the output stage accumulator. In both cases, ADR2-0 is latched and delayed by one clock cycle. If the same address remains on the ADR2-0 inputs for more than one clock cycle, SUM25-0 will not change if the contents of the accumulator changes. Only the result from the first selection of the cell (first clock cycle) by ADR2-0 will be available. ADR2-0 is also used to select which accumulator to clear when ERASE is LOW.

SENBH — MSB Output Enable

When SENBH is LOW, SUM25-16 is enabled. When SENBH is HIGH, SUM25-16 is placed in a high-impedance state.

SENBL — LSB Output Enable

When SENBL is LOW, SUM15-0 is enabled. When SENBL is HIGH, SUM15-0 is placed in a high-impedance state.

RESET — Register Reset Control

When RESET is LOW, all registers are cleared simultaneously except the cell accumulators. RESET can be used with ERASE to clear all cell accumulators. RESET is latched and delayed internally. Refer to Table 2.

ERASE — Accumulator Erase Control

When ERASE is LOW, the cell accumulator specified by ADR2-0 is cleared. When RESET is LOW in conjunction with ERASE, all cell accumulators are cleared. Refer to Table 2.



| XIMUM RATINGS Above which useful life may be impaired (Notes | 1, 2, 3, 8)     |
|--------------------------------------------------------------|-----------------|
| Storage temperature                                          | –65°C to +150°C |
| Operating ambient temperature                                |                 |
| VCC supply voltage with respect to ground                    |                 |
| Input signal with respect to ground                          |                 |
| Signal applied to high impedance output                      |                 |
| Output current into low outputs                              |                 |
| Latchup current                                              |                 |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                                                       |  |  |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------|--|--|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                                        |  |  |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | $4.75 \text{ V} \le \text{V}_{CC} \le 5.25 \text{ V}$ |  |  |  |  |  |
| Active Operation, Military                                                      | -55°C to +125°C             | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V                         |  |  |  |  |  |

| ELECTRIC     | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                                           |     |     |             |      |
|--------------|---------------------------------------------------------------|-------------------------------------------|-----|-----|-------------|------|
| Symbol       | Parameter                                                     | Test Condition                            | Min | Тур | Max         | Unit |
| <b>V</b> OH  | Output High Voltage                                           | <b>V</b> CC = Min., <b>I</b> OH = -400 μA | 2.6 |     |             | V    |
| <b>V</b> OL  | Output Low Voltage                                            | VCC = Min., IOL = 2.0 mA                  |     |     | 0.4         | V    |
| <b>V</b> IH  | Input High Voltage                                            |                                           | 2.0 |     | <b>V</b> cc | V    |
| <b>V</b> IL  | Input Low Voltage                                             | (Note 3)                                  | 0.0 |     | 0.8         | V    |
| lix          | Input Current                                                 | Ground ≤ VIN ≤ VCC (Note 12)              |     |     | ±10         | μА   |
| loz          | Output Leakage Current                                        | (Note 12)                                 |     |     | ±10         | μА   |
| ICC1         | Vcc Current, Dynamic                                          | (Notes 5, 6)                              |     |     | 160         | mA   |
| ICC2         | Vcc Current, Quiescent                                        | (Note 7)                                  |     |     | 750         | μА   |
| CIN          | Input Capacitance                                             | <b>T</b> A = 25°C, f = 1 MHz              |     |     | 10          | pF   |
| <b>C</b> OUT | Output Capacitance                                            | <b>T</b> A = 25°C, f = 1 MHz              |     |     | 10          | pF   |



# 8 x 8-bit Digital Filter

# **SWITCHING CHARACTERISTICS**

| Сомме        | COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |          |     |     |     |     |     |     |     |
|--------------|------------------------------------------------------------|----------|-----|-----|-----|-----|-----|-----|-----|
|              |                                                            | LF43881- |     |     |     |     |     |     |     |
|              |                                                            | 50       |     | 40  |     | 33  |     | 2   | 25  |
| Symbol       | Parameter                                                  | Min      | Max | Min | Max | Min | Max | Min | Max |
| tcyc         | Cycle Time                                                 | 50       |     | 39  |     | 33  |     | 25  |     |
| <b>t</b> PW  | Clock Pulse Width                                          | 20       |     | 16  |     | 13  |     | 10  |     |
| ts           | Input Setup Time                                           | 16       |     | 14  |     | 13  |     | 10  |     |
| tн           | Input Hold Time                                            | 0        |     | 0   |     | 0   |     | 0   |     |
| todc         | Coefficient Output Delay                                   |          | 24  |     | 20  |     | 18  |     | 16  |
| tods         | Sum Output Delay                                           |          | 27  |     | 25  |     | 21  |     | 18  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)                  |          | 20  |     | 15  |     | 15  |     | 12  |
| <b>t</b> DIS | Three-State Output Disable Delay (Note 11)                 |          | 20  |     | 15  |     | 15  |     | 12  |

| MILITAR      | MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |          |     |     |     |     |     |  |
|--------------|-------------------------------------------------------------|----------|-----|-----|-----|-----|-----|--|
|              |                                                             | LF43881- |     |     |     |     |     |  |
|              |                                                             | 5        | 50  |     | 40  |     | 33  |  |
| Symbol       | Parameter                                                   | Min      | Max | Min | Max | Min | Max |  |
| tcyc         | Cycle Time                                                  | 50       |     | 39  |     | 33  |     |  |
| <b>t</b> PW  | Clock Pulse Width                                           | 20       |     | 16  |     | 13  |     |  |
| ts           | Input Setup Time                                            | 20       |     | 17  |     | 13  |     |  |
| tΗ           | Input Hold Time                                             | 0        |     | 0   |     | 0   |     |  |
| todc         | Coefficient Output Delay                                    |          | 24  |     | 20  |     | 18  |  |
| tods         | Sum Output Delay                                            |          | 31  |     | 25  |     | 21  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)                   |          | 20  |     | 15  |     | 15  |  |
| tDIS         | Three-State Output Disable Delay (Note 11)                  |          | 20  |     | 15  |     | 15  |  |



# 8 x 8-bit Digital Filter

### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

 $\frac{NCV^2F}{4}$ 

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 20 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and **V**CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.

















84-pin



| Speed | Ceramic Pin Grid Array<br>(G3)          |
|-------|-----------------------------------------|
|       | 0°C to +70°C — Commercial Screening     |
| 50 ns | LF43881GC50                             |
| 40 ns | LF43881GC40                             |
| 33 ns | LF43881GC33                             |
| 25 ns | LF43881GC25                             |
|       | -55°C to +125°C — Commercial Screening  |
| 50 ns | LF43881GM50                             |
| 40 ns | LF43881GM40                             |
| 33 ns | LF43881GM33                             |
|       | -55°C to +125°C — MIL-STD-883 COMPLIANT |
| 50 ns | LF43881GMB50                            |
| 40 ns | LF43881GMB40                            |
| 33 ns | LF43881GMB33                            |





# LF43891 9 x 9-bit Digital Filter

### **FEATURES**

- ☐ 30 MHz Maximum Sampling Rate
- ☐ 240 MHz Multiply-Accumulate Rate
- □ 8 Filter Cells
- 8-bit Unsigned or 9-bit Two's Complement Data
- □ 8-bit Unsigned or 9-bit Two's Complement Coefficients
- ☐ 26-bit Data Outputs
- ☐ Shift-and-Add Output Stage for Combining Filter Outputs
- ☐ Expandable Data Size, Coefficient Size, and Filter Length
- ☐ User-Selectable 2:1, 3:1, or 4:1 Decimation
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Replaces Harris HSP43891 and HSP43891/883
- ☐ Package Styles Available:
  - 84-pin Plastic LCC, J-Lead
  - 100-pin Plastic Quad Flatpack
  - 84-pin Ceramic PGA

### DESCRIPTION

The LF43891 is a video-speed digital filter that contains eight filter cells (taps) cascaded internally and a shiftand-add output stage. A 9 x 9 multiplier, three decimation registers, and a 26-bit accumulator are contained in each filter cell. The output stage of the LF43891 contains a 26-bit accumulator which can add the contents of any filter stage to the output stage accumulator shifted right by 8 bits. 8-bit unsigned or 9-bit two's complement format for data and coefficients can be independently selected.

Expanded coefficients and word sizes can be processed by cascading multiple LF43891s to implement larger filter lengths without affecting the sample rate. By reducing the sample

rate, a single LF43891 can process larger filter lengths by using multiple passes. The sampling rate can range from 0 to 30 MHz. Over 1000 taps may be processed without overflows due to the architecture of the device.

The output sample rate can be reduced to one-half, one-third, or onefourth the input sample rate by using the three decimation registers contained in every filter cell. Matrix multiplication, N x N spatial correlations/convolutions, and other 2-D operations for image processing can also be achieved using these registers.



**Video Imaging Products** 





# 9 x 9-bit Digital Filter

#### FILTER CELL DESCRIPTION

9-bit coefficients are loaded into the C register (CIN8-0) and are output as COUT8-0 (the COENB signal enables the COUT8-0 outputs). The path taken by the coefficients varies according to the decimation mode chosen. With no decimation, the coefficients move directly from the C register, bypassing all decimation registers, and are available at the output on the following clock cycle. When decimation is chosen, the coefficient output is delayed by 1, 2, or 3 clock cycles depending on how many decimation registers the coefficients pass through (D1, D2, or D3). The number of decimation registers the coefficients pass through is determined by DCM1-0. Refer to Table 1 for choosing a decimation mode.

CIENB enables the C and D registers for coefficient loading. The registers are loaded on the rising edge of CLK when CIENB is LOW. CIENB is latched and delayed internally which enables the registers for loading one clock cycle after CIENB goes active (loading takes place on the second rising edge of CLK after CIENB goes LOW). Therefore, CIENB must be LOW one clock cycle before the coefficients are placed on the CIN8-0 inputs. The coefficients are held when CIENB is HIGH.

DIENB enables the X register for the loading of data. The X register is loaded on the rising edge of CLK when DIENB is LOW. DIENB is latched and delayed internally (loading takes place on the second rising edge of CLK after DIENB goes LOW). Therefore, DIENB must be LOW one clock cycle before the data is placed on the DIN8-0 inputs. The X register is loaded with all zeros when DIENB is HIGH.

The output of the C register (C8-0) and X register (X8-0) provide the inputs of the  $9 \times 9$  multiplier. The multiplier is followed by two pipeline registers,



M REG0 and M REG1. The output of the multiplier is sign extended and is used as one of the inputs to the 26-bit adder. The output of the 26-bit accumulator provides the second input to the adder. Both the accumulator and T register are loaded simultaneously with the output of the adder.

The accumulator is loaded with the output of the adder on every clock cycle unless cleared. Clearing the accumulator can be achieved using two methods. The first method, when both RESET and ERASE are LOW, causes all accumulators and all

registers in the device to be cleared together. RESET and ERASE are latched and delayed internally causing the clearing to occur on the second clock cycle after RESET and ERASE go active.

The second method, when only ERASE is LOW, clears a single accumulator of a selected cell. The cell is selected using the ADR2-0 inputs (decoded to Cell n). ERASE is latched and delayed internally causing the clearing to occur on the second clock cycle after ERASE goes active. Refer to Table 2 for clearing registers and accumulators.

# 9 x 9-bit Digital Filter

| TABLE | 1. DEC | IMATION MODE SELECTION                                     |
|-------|--------|------------------------------------------------------------|
| DCM1  | DCM0   | Decimation Function                                        |
| 0     | 0      | Decimation registers not used                              |
| 0     | 1      | One decimation register used (decimation by one-half)      |
| 1     | 0      | Two decimation registers used (decimation by one-third)    |
| 1     | 1      | Three decimation registers used (decimation by one-fourth) |

| TABLE | TABLE 2. REGISTER AND ACCUMULATOR CLEARING |                                                          |  |  |  |  |
|-------|--------------------------------------------|----------------------------------------------------------|--|--|--|--|
| ERASE | RESET                                      | Clearing Effect                                          |  |  |  |  |
| 0     | 0                                          | All accumulators and all registers are cleared           |  |  |  |  |
| 0     | 1                                          | Only the accumulator addressed by ADR2-0 is cleared      |  |  |  |  |
| 1     | 0                                          | All registers are cleared (accumulators are not cleared) |  |  |  |  |
| 1     | 1                                          | No clearing occurs, internal state remains the same      |  |  |  |  |

#### **OUTPUT STAGE DESCRIPTION**

The 26-bit adder contained in the output stage can add the contents of any filter cell accumulator (selected by ADR2-0) with the 18 most significant bits of the output buffer. The result is stored back into the output buffer. The complete operation takes only one clock cycle. The eight least significant bits of the output buffer are lost.

The Zero multiplexer is controlled by the SHADD input signal. This allows selection of either the 18 most significant bits of the output buffer or all zeros for the adder input. When SHADD is LOW, all zeros will be selected. When SHADD is HIGH, the 18 most significant bits of the output buffer are selected enabling the shift-and-add operation. SHADD is latched and delayed internally by one clock cycle.

The output multiplexer is also controlled by the SHADD input signal. This allows selection of either a filter cell accumulator, selected by ADR2-0, or the output buffer to be output to the SUM25-0 bus. Only the 26 least significant bits from either a filter cell accumulator or the output buffer are output on SUM25-0. If SHADD is LOW during two consecutive clock

cycles (low during the current and previous clock cycle), the output multiplexer selects the contents of a filter cell accumulator addressed by ADR2-0. Otherwise, the output multiplexer selects the contents of the output buffer.

If the same address remains on the ADR2-0 inputs for more than one clock cycle, SUM25-0 will not change to reflect any updates to the addressed cell accumulator. Only the result from the first selection of the cell (first clock cycle) will be output. This allows the interface of slow memory devices where the output needs to be active for more than one clock cycle. Normal FIR operation is not affected because ADR2-0 is changed sequentially.

#### **NUMBER SYSTEMS**

Data and coefficients can be represented as either 8-bit unsigned or 9-bit two's complement numbers. All values are represented as 9-bit two's complement numbers internally. If the most significant or sign bit is a zero, the multiplier can multiply 8-bit unsigned numbers.

#### SIGNAL DEFINITIONS

#### Power

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clock

CLK - Master Clock

The rising edge of CLK strobes all registers. All timing specifications are referenced to the rising edge of CLK.

#### Inputs

DIN8-0 — Data Input

9-bit data is latched into the X register of each filter cell simultaneously. The DIENB signal enables loading of the data.

CIN8-0 — Coefficient Input

9-bit coefficients are latched into the C register of Filter Cell 0. The CIENB signal enables loading of the coefficients.

#### Outputs

SUM25-0 — Data Output

The 26-bit result from an individual filter cell will appear when ADR2-0 is used to select the filter cell result. SHADD in conjunction with ADR2-0 is used to select the output from the shift-and-add output stage.

COUT8-0 — Coefficient Output

The 9-bit coefficient output from Filter Cell 7 can be connected to the CIN8-0 coefficient input of the same LF43891 to recirculate the coefficients. COUT8-0 can also be connected to the CIN8-0 of another LF43891 to cascade the devices. The COENB signal enables the output of the coefficients.



# 9 x 9-bit Digital Filter

#### Controls

**DIENB** — Data Input Enable

The DIENB input enables the X register of every filter cell. While DIENB is LOW, the X registers are loaded with the data present at the DIN8-0 inputs on the rising edge of CLK. While DIENB is HIGH, all bits of DIN8-0 are forced to zero and a rising edge of CLK will load the X register of every filter cell with all zeros. DIENB must be low one clock cycle prior to presenting the input data on the DIN8-0 input since it is latched and delayed internally.

CIENB — Coefficient Input Enable

The CIENB input enables the C and D registers of every filter cell. While CIENB is LOW, the C and appropriate D registers are loaded with the coefficient data on the rising edge of CLK. While CIENB is HIGH, the contents of the C and D registers are held and the CLK signal is ignored. By using CIENB in its active state, coefficient data can be shifted from cell to cell. CIENB must be low one clock cycle prior to presenting the coefficient data on the CIN8-0 input since it is latched and delayed internally.

**COENB** — Coefficient Output Enable

The COENB input enables the COUT8-0 output. When COENB is LOW, the outputs are enabled. When COENB is HIGH, the outputs are placed in a high-impedance state.

DCM1-0 — Decimation Control

The DCM<sub>1-0</sub> inputs select the number of decimation registers to use (Table 1). Coefficients are passed from one cell to another at a rate determined by DCM1-0. When no decimation registers are selected, the coefficients are passed from cell to cell on every rising edge of CLK (no decimation). When one decimation register is selected, the coefficients are passed from cell to cell on every other rising edge of CLK (2:1 decimation). When two decimation registers are selected, the coefficients are passed from cell to cell on every third rising edge of CLK (3:1 decimation) and so on. DCM1-0 is latched and delayed internally.

ADR2-0 — Cell Accumulator Select

The ADR2-0 inputs select which cell's accumulator will available at the SUM25-0 output or added to the output stage accumulator. In both cases, ADR2-0 is latched and delayed by one clock cycle. If the same address remains on the ADR2-0 inputs for more than one clock cycle, SUM25-0 will not change if the contents of the accumulator changes. Only the result from the first selection of the cell (first clock cycle) by ADR2-0 will be available. ADR2-0 is also used to select which accumulator to clear when ERASE is LOW.

SENBH — MSB Output Enable

When SENBH is LOW, SUM25-16 is enabled. When SENBH is HIGH, SUM25-16 is placed in a high-impedance state.

SENBL — LSB Output Enable

When SENBL is LOW, SUM15-0 is enabled. When SENBL is HIGH, SUM15-0 is placed in a high-impedance state.

RESET — Register Reset Control

When  $\overline{\text{RESET}}$  is LOW, all registers are cleared simultaneously except the cell accumulators.  $\overline{\text{RESET}}$  can be used with  $\overline{\text{ERASE}}$  to clear all cell accumulators.  $\overline{\text{RESET}}$  is latched and delayed internally. Refer to Table 2.

ERASE — Accumulator Erase Control

When ERASE is LOW, the cell accumulator specified by ADR2-0 is cleared. When RESET is LOW in conjunction with ERASE, all cell accumulators are cleared. Refer to Table 2.

| Storage temperature                       | –65°C to +150°C |
|-------------------------------------------|-----------------|
| Operating ambient temperature             |                 |
| VCC supply voltage with respect to ground |                 |
| Input signal with respect to ground       |                 |
| Signal applied to high impedance output   |                 |
| Output current into low outputs           |                 |
| Latchup current                           | > 400 mA        |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                                                |  |  |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|------------------------------------------------|--|--|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                                 |  |  |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | $4.75~V \leq \textbf{V} \text{CC} \leq 5.25~V$ |  |  |  |  |  |
| Active Operation, Military                                                      | -55°C to +125°C             | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V                  |  |  |  |  |  |

| ELECTRIC    | CAL CHARACTERISTICS Ove | or Operating Conditions (Note 4)          |     |     |             |      |
|-------------|-------------------------|-------------------------------------------|-----|-----|-------------|------|
| Symbol      | Parameter               | Test Condition                            | Min | Тур | Max         | Unit |
| <b>V</b> OH | Output High Voltage     | <b>V</b> CC = Min., <b>I</b> OH = -400 μA | 2.6 |     |             | V    |
| <b>V</b> OL | Output Low Voltage      | <b>V</b> CC = Min., <b>I</b> OL = 2.0 mA  |     |     | 0.4         | V    |
| <b>V</b> IH | Input High Voltage      |                                           | 2.0 |     | <b>V</b> CC | V    |
| <b>V</b> IL | Input Low Voltage       | (Note 3)                                  | 0.0 |     | 0.8         | V    |
| lix         | Input Current           | Ground ≤ VIN ≤ VCC (Note 12)              |     |     | ±10         | μΑ   |
| loz         | Output Leakage Current  | (Note 12)                                 |     |     | ±10         | μΑ   |
| ICC1        | Vcc Current, Dynamic    | (Notes 5, 6)                              |     |     | 160         | mA   |
| ICC2        | Vcc Current, Quiescent  | (Note 7)                                  |     |     | 750         | μА   |
| CIN         | Input Capacitance       | <b>T</b> A = 25°C, f = 1 MHz              |     |     | 10          | pF   |
| Соит        | Output Capacitance      | <b>T</b> A = 25°C, f = 1 MHz              |     |     | 10          | pF   |



# 9 x 9-bit Digital Filter

# **SWITCHING CHARACTERISTICS**

| Сомме        | RCIAL OPERATING RANGE (0°C to +70°C) Not   | es 9, 10 (n | s)  |     |     | Sections of a |     |     | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |
|--------------|--------------------------------------------|-------------|-----|-----|-----|---------------|-----|-----|---------------------------------------|
|              |                                            | LF43891-    |     |     |     |               |     |     |                                       |
|              |                                            | 50          |     | 40  |     | 33            |     | 25  |                                       |
| Symbol       | Parameter                                  | Min         | Max | Min | Max | Min           | Max | Min | Max                                   |
| tcyc         | Cycle Time                                 | 50          |     | 39  |     | 33            |     | 25  |                                       |
| tPW          | Clock Pulse Width                          | 20          |     | 16  |     | 13            |     | 10  |                                       |
| ts           | Input Setup Time                           | 16          |     | 14  |     | 13            |     | 10  |                                       |
| tн           | Input Hold Time                            | 0           |     | 0   |     | 0             |     | 0   |                                       |
| todc         | Coefficient Output Delay                   |             | 24  |     | 20  |               | 18  |     | 16                                    |
| tods         | Sum Output Delay                           |             | 27  |     | 25  |               | 21  |     | 18                                    |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |             | 20  |     | 15  |               | 15  |     | 12                                    |
| tDIS         | Three-State Output Disable Delay (Note 11) |             | 20  |     | 15  |               | 15  |     | 12                                    |

| MILITAR | Y OPERATING RANGE (-55°C to +125°C) Notes 9, 1 | 0 (ns)   |     |     |     |     |     |  |
|---------|------------------------------------------------|----------|-----|-----|-----|-----|-----|--|
|         |                                                | LF43891- |     |     |     |     |     |  |
|         | Parameter                                      | 5        | 50  |     | 40  |     | 33  |  |
| Symbol  |                                                | Min      | Max | Min | Max | Min | Max |  |
| tcyc    | Cycle Time                                     | 50       |     | 39  |     | 33  |     |  |
| tPW     | Clock Pulse Width                              | 20       |     | 16  |     | 13  |     |  |
| ts      | Input Setup Time                               | 20       |     | 17  |     | 13  |     |  |
| tΗ      | Input Hold Time                                | 0        |     | 0   |     | 0   |     |  |
| todc    | Coefficient Output Delay                       |          | 24  |     | 20  |     | 18  |  |
| tods    | Sum Output Delay                               |          | 31  |     | 25  |     | 21  |  |
| tENA    | Three-State Output Enable Delay (Note 11)      |          | 20  |     | 15  |     | 15  |  |
| tDIS    | Three-State Output Disable Delay (Note 11)     |          | 20  |     | 15  |     | 15  |  |



# 9 x 9-bit Digital Filter

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

$$\frac{NCV^2F}{4}$$

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 20 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

2-98

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.





















# LF48212 12 x 12-bit Alpha Mixer

#### **FEATURES**

- □ 40 MHz Data and Computation Rate
- ☐ Two's Complement or Unsigned Operands
- ☐ On-board Programmable Delay Stages
- ☐ Programmable Output Rounding
- ☐ Replaces Harris HSP48212
- ☐ Package Styles Available:
  - 68-pin Plastic LCC, J-Lead
  - 64-pin Plastic Quad Flatpack

#### DESCRIPTION

The LF48212 is a high-speed video alpha mixer capable of mixing video signals at real-time video rates. It takes two 12-bit video signals and mixes them together using an alpha mix factor. Alpha determines the weighting that each video signal receives during the mix operation. The input video data can be in either unsigned or two's complement format, but both inputs must be in the

same format. Independently controlled programmable delay stages are provided for the input and control signals to allow for allignment of input data if necessary. The delay stages can be programmed to have from 0 to 7 delays. The 13-bit output of the alpha mixer is registered with three-state drivers and may be rounded to 8, 10, 12, or 13-bits.



Video Imaging Products

# 12 x 12-bit Alpha Mixer

#### SIGNAL DEFINITIONS

#### **Power**

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clock

CLK — Master Clock

The rising edge of CLK strobes all enabled registers except for the Delay Control Register.

#### Inputs

DINA11-0 - Pixel Data Input A

DINA<sub>11-0</sub> is one of the 12-bit registered data input ports. Data is latched on the rising edge of CLK.

DINB11-0 — Pixel Data Input B

DINB<sub>11-0</sub> is the other 12-bit registered data input port. Data is latched on the rising edge of CLK.

**α**11-0 — Alpha Mix Input

 $\alpha$ 11-0 determines the weighting applied to the data input signals before being mixed together. DINA11-0 and DINB11-0 receive weightings of  $\alpha$  and  $\alpha$ 1.0 –  $\alpha$ 1-0 respectively.  $\alpha$ 11-0 is unsigned and restricted to the range of 0 to 1.0. Figure 1 shows the data format for  $\alpha$ 11-0. If a value greater than 1.0 is latched into the Alpha Mix Input, internal circuitry will force the value to be equal to 1.0. Data is latched on the rising edge of CLK.

DEL — Delay Data Input

DEL is used to load the Delay Control Register. The Delay Control Register contains a 15-bit value which determines the number of delay stages added to the input and control signals. The 15-bit data value is loaded serially into the Delay Control Register using DEL and  $\overline{\rm LD}$ . Data present on DEL is latched on the rising edge of  $\overline{\rm LD}$ .

#### FIGURE 1. ALPHA MIX INPUT FORMAT

#### Outputs

DOUT12-0 — Data Output

DOUT12-0 is the 13-bit registered data output port.

#### **Controls**

TC — Data Format Control

 $\overline{\text{TC}}$  determines if the input data is in unsigned or two's complement format. If  $\overline{\text{TC}}$  is LOW, the data is in two's complement format. If  $\overline{\text{TC}}$  is HIGH, the data is in unsigned format. Data present on  $\overline{\text{TC}}$  is latched on the rising edge of CLK.  $\overline{\text{TC}}$  only affects the data that is being latched into the LF48212. Changing  $\overline{\text{TC}}$  does not affect internal data already in the pipeline.

MIXEN — Alpha Mix Input Enable

When HIGH, data on  $\alpha$ 11-0 is latched into the LF48212 on the rising edge of CLK. When LOW, data on  $\alpha$ 11-0 is not latched and the last value loaded is held as the alpha mix value.

I.D — Load Strobe

The rising edge of  $\overline{LD}$  latches the data on DEL into the Delay Control Register.

BYPASS — Bypass Delay Stage Control

The BYPASS control is used to bypass the internal programmable delay stages. When BYPASS is set HIGH, the Delay Control Register will automatically be loaded with a "0". This will set the number of programmable delay stages to zero for all input and control signals. When BYPASS is LOW, the desired number of delay stages can be set by loading

the Delay Control Register with the appropriate value. Note that this signal is not intended to change during active operation of the LF48212.

RND1-0 — Output Rounding Control

RND1-0 determines how the output of the LF48212 is rounded. The output may be rounded to 8, 10, 12, or 13-bits. Table 1 lists the different rounding possibilities and the associated value for RND1-0. Rounding is accomplished by adding a "1" to the bit to the right of what will become the least significant bit. Then the bit that had the "1" added to it and all bits to the right of it are set to "0". Data present on RND1-0 is latched on the rising edge of CLK. When RND1-0 is latched in, it only applies to the video input data latched in at the same time. Changing RND1-0 does not affect the rounding format for internal data already in the pipeline.

OE - Output Enable

When  $\overline{OE}$  is LOW, DOUT12-0 is enabled for output. When  $\overline{OE}$  is HIGH, DOUT12-0 is placed in a high-impedance state.

| TABLE 1. | OUTPUT ROUNDING  |
|----------|------------------|
| RND1-0   | ROUNDING FORMAT  |
| 00       | Round to 8-bits  |
| 01       | Round to 10-bits |
| 10       | Round to 12-bits |
| 11       | Round to 13-bits |



# 12 x 12-bit Alpha Mixer

#### **FUNCTIONAL DESCRIPTION**

The two video signals to be mixed together are input to the LF48212 using DINA11-0 and DINB11-0. Data present on DINA11-0 and DINB11-0 is latched on the rising edge of CLK. The input data may be in either unsigned or two's complement format, but both inputs must be in the same format. TC determines the format of the input data. When  $\overline{TC}$  is HIGH, the input data is in unsigned format. When TC is LOW, the input data is in two's complement format. TC is latched on the rising edge of CLK and only affects the input data latched in at the same time. The data already in the pipeline is not affected when TC changes.

DINA11-0 and DINB11-0 are mixed together using an alpha mix factor ( $\alpha$ 11-0) as defined by the equation listed in Figure 2.  $\alpha$ 11-0 is unsigned and restricted to the range of 0 to 1.0. MIXEN controls the loading of alpha mix data. When MIXEN is HIGH, data present on  $\alpha$ 11-0 is latched on the rising edge of CLK. When MIXEN is LOW, data present on  $\alpha$ 11-0 is not latched and the last value loaded is held as the alpha mix value.

It is possible to add extra delay stages to the input data and control signals by using the programmable delay stages. The 15-bit value (DELAY14-0) stored in the Delay Control Register determines the number of delay stages added. DELAY14-0 is divided into 5 groups of 3-bits each. Each 3-bit group contains the delay information for one of the input data or control signals. Figure 3 shows the block diagram of the Delay Control Register as well as a list of the input data and control signals that may be delayed and the DELAY signals that control them. The delay length can be programmed to be from 0 to 7 stages. The delay length is set by loading the binary equivalent of the desired delay length into the appropriate 3-bit group. For example, to add four extra

delay stages to DINB11-0, DELAY5-3 should be set to "100". DELAY14-0 is loaded serially into the Delay Control Register using DEL and LD. DELAYo is the first value loaded and DELAY14 is the last. Data present on DEL is latched on the rising edge of LD. BYPASS is used to disable the programmable delay stages. When BYPASS is HIGH, the Delay Control Register is automatically loaded with a "0". This sets all programmable delay stages to a length of zero. When BYPASS is LOW, the Delay Control Register may be loaded to set the desired number of delay stages. Note that BYPASS is not intended to change during active operation of the LF48212.

The Adjust stage of the LF48212 is used to maximize the precision of the output data. Since  $\alpha$  can never be larger than 1.0, the most significant bit

of the internal summer output is not needed. The Adjust stage takes the output of the internal summer and left shifts the data one bit position. This removes the MSB of the internal summer output and provides one more bit of precision for the output data.

The output data of the LF48212 may be rounded to 8, 10, 12, or 13-bits. RND1-0 determines how the output is rounded (See Table 1). RND1-0 is latched on the rising edge of CLK and only affects the input data latched in at the same time. The data already in the pipeline is not affected when RND1-0 changes.

# FIGURE 2. OUTPUT EQUATION OUTPUT = $\alpha(DINA) + (1 - \alpha)DINB$



# 12 x 12-bit Alpha Mixer

| Storage temperature                       | –65°C to +150°C      |
|-------------------------------------------|----------------------|
| Operating ambient temperature             | –55°C to +125°C      |
| Vcc supply voltage with respect to ground | 0.5 V to +7.0 V      |
| Input signal with respect to ground       | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output   | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs           | 25 mA                |
| Latchup current                           |                      |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                                                           |  |  |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------|--|--|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                                            |  |  |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | $4.75~\text{V} \leq \text{V}\text{CC} \leq 5.25~\text{V}$ |  |  |  |  |  |

| Cumbal      | Davameter              | Test Condition                                | Min | Turn | Max         | Unit |
|-------------|------------------------|-----------------------------------------------|-----|------|-------------|------|
| Symbol      | Parameter              | lest Condition                                | Min | Тур  | wax         | Unit |
| <b>V</b> OH | Output High Voltage    | <b>V</b> CC = Min., <b>I</b> OH = -400 μA     | 2.6 |      |             | ٧    |
| <b>V</b> OL | Output Low Voltage     | VCC = Min., IOL = 2.0 mA                      |     |      | 0.4         | V    |
| <b>V</b> iH | Input High Voltage     |                                               | 2.0 |      | <b>V</b> cc | ٧    |
| <b>V</b> IL | Input Low Voltage      | (Note 3)                                      | 0.0 |      | 0.8         | V    |
| lıx         | Input Current          | Ground ≤ <b>V</b> IN ≤ <b>V</b> CC (Note 12)  |     |      | ±10         | μА   |
| loz         | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |      | ±10         | μА   |
| ICC1        | Vcc Current, Dynamic   | (Notes 5, 6)                                  |     |      | 120         | mA   |
| ICC2        | Vcc Current, Quiescent | (Note 7)                                      |     |      | 500         | μA   |
| CIN         | Input Capacitance      | <b>T</b> A = 25°C, f = 1 MHz                  |     |      | 10          | pF   |
| Соит        | Output Capacitance     | <b>T</b> A = 25°C, f = 1 MHz                  |     |      | 10          | pF   |



# 12 x 12-bit Alpha Mixer

### **SWITCHING CHARACTERISTICS**

| Сомме        | COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |      |      |  |  |  |
|--------------|------------------------------------------------------------|------|------|--|--|--|
|              |                                                            | LF48 | 212- |  |  |  |
|              |                                                            | 2    | 5    |  |  |  |
| Symbol       | Parameter                                                  | Min  | Max  |  |  |  |
| tcyc         | Cycle Time                                                 | 25   |      |  |  |  |
| tpw          | Clock Pulse Width                                          | 10   |      |  |  |  |
| ts           | Input Setup Time                                           | 10   |      |  |  |  |
| tH           | Input Hold Time                                            | 0    |      |  |  |  |
| <b>t</b> D   | Output Delay                                               |      | 13   |  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)                  |      | 13   |  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11)                 |      | 13   |  |  |  |





# 12 x 12-bit Alpha Mixer

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                |     |       |  |
|------------------------------------------------------------|----------------|-----|-------|--|
|                                                            |                |     | 8212- |  |
|                                                            |                | 25  |       |  |
| Symbol                                                     | Parameter      | Min | Max   |  |
| <b>t</b> LC                                                | LD Cycle Time  | 25  |       |  |
| <b>t</b> LPW                                               | LD Pulse Width | 10  |       |  |
| tos                                                        | DEL Setup Time | 12  |       |  |
| <b>t</b> DH                                                | DEL Hold Time  | 0   |       |  |



# 12 x 12-bit Alpha Mixer

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and  $\mathbf{V}$ CC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 40 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of VCC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1 μF ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.







# ⋷Video Imaging Products

# 12 x 12-bit Alpha Mixer



| Speed                                   | Plastic J-Lead Chip Carrier<br>(J2) |
|-----------------------------------------|-------------------------------------|
| *************************************** | 0°C to +70°C — Commercial Screening |
| 25 ns                                   | LF48212JC25                         |



# 12 x 12-bit Alpha Mixer







# LF48410

# 1024 x 24-bit Video Histogrammer

#### **FEATURES**

- 40 MHz Data Input and Computation Rate
- ☐ 1024 x 24-bit Memory Array
- ☐ Histograms of Images up to 4K x 4K with 10-bit Pixel Resolution
- ☐ Memory Array Flash Clear
- ☐ User-Programmable Modes: Histogram, Histogram Accumulate, Look Up Table, Bin Accumulate, Delay Memory, Delay and Subtract, Single Port RAM
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Replaces Harris HSP48410 and HSP48410/883
- ☐ Package Styles Available:
  - 84-pin Plastic LCC, J-Lead
  - 84-pin Ceramic PGA

#### DESCRIPTION

The LF48410 is capable of generating histograms and Cumulative Distribution Functions of video images. It may also be used as a look up table, a bin accumulator, a delay memory (delay and subtract also possible), or a single port RAM. The on-chip 1024 x 24-bit memory array facilitates histograms of images up to 4K x 4K pixels with a 10-bit pixel resolution. Once the histogram of a video image is stored in the memory array, the Cumulative Distribution Function can be calculated by putting the device in Histogram Accumulate Mode. Transformation functions can be performed on pixel values when the device is in

Look Up Table Mode. If the Cumulative Distribution Function is the desired transformation function, the LF48410 can calculate it and have it available for Look Up Table Mode. When the device is in Delay Memory Mode, it functions as a video row buffer. In this mode, the LF48410 can buffer video lines as long as 1028 pixels. The device can also function as an asynchronous single port RAM. During asynchronous modes, the device can be configured as a 1028 x 24, 1028 x 16, or 1028 x 8-bit RAM. A Flash Clear function is provided which sets all memory array locations and data path registers to "0".



# 1024 x 24-bit Video Histogrammer

#### SIGNAL DEFINITIONS

#### **Power**

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clock

CLK - Master Clock

When operating in a synchronous mode, the rising edge of CLK strobes all enabled registers. CLK has no effect when operating in an asynchronous mode.

#### Inputs

PIN9-0 — Pixel Data Input

PIN9-0 provides address information to the memory array in Histogram, Bin Accumulate, and Look Up Table Modes. Data is latched on the rising edge of CLK.

DIN23-0 — Data Input

In Bin Accumulate Mode, DIN23-0 provides data to the internal summer to be added to data already in the memory array. In Look Up Table Mode, DIN23-0 is used to load the memory array with the desired values. In Delay Memory Mode, the data to be delayed is input to the memory array using DIN23-0, and in Delay and Subtract Mode it also provides data to be subtracted from the delayed data. In all four modes, DIN23-0 is latched on the rising edge of CLK.

IOA9-0 — Asynchronous Address Input

IOA9-0 provides address information to the memory array in Asynchronous 16 and 24 Modes.

FCT2-0 — Function Input

FCT<sub>2-0</sub> is used to put the LF48410 into one of its eight modes of operation (Table 1). Data is latched on the rising

edge of  $\overline{\text{LD}}$ . To ensure proper operation of the device,  $\overline{\text{START}}$  must be HIGH while changing modes, and there must be at least one rising edge of CLK between the rising edge of  $\overline{\text{LD}}$  and the falling edge of  $\overline{\text{START}}$ .

#### Inputs/Outputs

DIO23-0 — Data Input/Output

In all synchronous modes, DIO23-0 is the 24-bit registered data output port. In all asynchronous modes, DIO23-0 is both the data input and data output port for the memory array.

#### **Controls**

START — Device Enable

START is used to enable and disable the synchronous modes of operation (except for the Delay Memory and Delay and Subtract Modes). The synchronous mode sections explain how START functions in each mode. START has no effect in asynchronous modes. Data is latched on the rising edge of CLK. START must be held HIGH when changing from one mode to another. To ensure proper operation of the device, there must be at least one rising edge of CLK between the rising edge of START.

RD — Read/Output Enable

In all synchronous modes,  $\overline{RD}$  is used as an output enable for DIO23-0. When  $\overline{RD}$  is LOW, DIO23-0 is enabled for output. When  $\overline{RD}$  is HIGH, DIO23-0 is placed in a high-impedance state. In all asynchronous modes,  $\overline{RD}$  is used as a read enable for the memory array (see asynchronous mode sections for details).

WR — Write Enable

In all asynchronous modes,  $\overline{WR}$  is used as a write enable for the memory array (see asynchronous mode sections for details).  $\overline{WR}$  has no effect in the synchronous modes.

UWS — Upper Word Select

UWS is only used in Asynchronous 16 Mode. If UWS is LOW and a memory write is performed, data on DIO15-0 is written to the lower 16 bits of the addressed 24-bit word. If UWS is LOW and a memory read is performed, the lower 16 bits of the addressed 24-bit word will be output on DIO15-0. If UWS is HIGH and a memory write is performed, data on DIO7-0 is written to the upper 8 bits of the addressed 24-bit word. If UWS is HIGH and a memory read is performed, the upper 8 bits of the addressed 24-bit word will be output on DIO7-0.

FC — Flash Clear

When  $\overline{FC}$  is LOW, all memory array locations and data path registers are set to "0". To ensure that Flash Clear functions properly,  $\overline{FC}$  should not be set LOW until  $\overline{START}$  is HIGH (synchronous modes) or  $\overline{WR}$  is HIGH (asynchronous modes).

*LD* — Function Load Strobe

Data present on FCT2-0 is latched into the LF48410 on the rising edge of  $\overline{LD}$ . To ensure proper operation of the device, there must be at least one rising edge of  $\overline{LD}$  and the falling edge of  $\overline{START}$ .

| TABLE 1. |        | : 1. | LF48410 Modes        |
|----------|--------|------|----------------------|
| F        | FCT2-0 |      | MODE                 |
| 0        | 0      | 0    | Histogram            |
| 0        | 0      | 1    | Histogram Accumulate |
| 0        | 1      | 0    | Delay and Subtract   |
| 0        | 1      | 1    | Look Up Table        |
| 1        | 0      | 0    | Bin Accumulate       |
| 1        | 0      | 1    | Delay Memory         |
| 1        | 1      | 0    | Asynchronous 24      |
| 1        | 1      | 1    | Asynchronous 16      |



# 1024 x 24-bit Video Histogrammer

#### **HISTOGRAM MODE**

When the LF48410 is in this mode, the chip is configured as shown in Figure 1. The memory array keeps track of how many times a particular pixel value is used in a video image. The pixel value is input on PIN9-0 and is latched on the rising edge of CLK. Data at the address defined by PIN9-0 is read out of the memory array and incremented by one. The data is then written back to the memory array, in the same location it was read from, and is also output on DIO23-0 (if  $\overline{RD}$  is LOW). As long as START is LOW, the device will be enabled for Histogram Mode. When START is HIGH, the device will still read pixel values, but the addressed data will not be incremented. The unchanged data is output on DIO23-0 and is not written back to the memory array (writing is disabled). START is delayed internally three clock cycles to match the latency of the address generator.

# HISTOGRAM ACCUMULATE MODE

When the LF48410 is in this mode, the chip is configured as shown in Figure 2. This mode is used to calculate the Cumulative Distribution Function of a video image. Before this can be done, the histogram of the image must already be in the memory array. The internal counter is used to generate address data for the memory array. Data at the address defined by the counter is read out of the memory array and added to the sum of the data from all previous address locations. This new value is written back to the memory array, in the same location where the last read occurred, and is also output on DIO23-0 (if RD is LOW). After all memory locations with histogram data are accumulated, the memory array will contain the Cumulative Distribution Function.

After this mode is selected, the internal counter and all data path registers are reset to zero when





START is set LOW. Every rising edge of CLK causes the counter to increment its output by one until the counter reaches a value of 1023. At this point, the counter will hold the value of 1023 and writing to the memory array will be disabled. As long as START is LOW, the device will be enabled for Histogram Accumulate Mode. When START is HIGH. the counter will still increment its address values, but the addressed data will not be added to anything. The unchanged data is output on DIO23-0 and is not written back to the memory array (writing is disabled). START is delayed internally three clock cycles to match the latency of the address generator.

#### LOOK UP TABLE MODE

When the LF48410 is in this mode, the chip is configured as shown in Figure 3. This mode is used to perform fixed transformation functions on pixel values. The transformation function can be loaded into the memory array in Look Up Table Write Mode, Asynchronous 16/24 Mode, or Histogram Accumulate Mode. In Look Up Table Write Mode, data is loaded into the memory array using DIN23-0, CLK, and START. The internal counter is used to generate address data for the memory array. When START goes LOW, the counter is reset to zero. As long as START is LOW, data on DIN23-0 is latched on the rising edge of CLK and loaded into the memory

# 1024 x 24-bit Video Histogrammer





array at the address defined by the counter. The value already in the memory array at that address is output on DIO23-0 (if  $\overline{\text{RD}}$  is LOW). Every rising edge of CLK causes the counter to increment its output by one until the counter reaches a value of 1023. At this point, the counter will hold the value of 1023 and writing to the memory array will be disabled. DIN23-0 is delayed internally three clock cycles to match the latency of the address generator. In Asynchronous 16/24 Mode, data is loaded into the memory array as detailed in the

asynchronous mode sections. If the Cumulative Distribution Function is the desired transformation function, the memory array will contain this data as soon as the Histogram Accumulate function has been completed.

Once the memory array contains the desired data, the device needs to be put in Look Up Table Read Mode by setting START HIGH. In Look Up Table Read Mode, pixel values are input on PIN9-0 and are latched on the rising edge of CLK. Data at the address defined by PIN9-0 is read out

of the memory array and output on DIO23-0 (if  $\overline{RD}$  is LOW). If Look Up Table Write Mode was used to load the memory array, it is important to wait until the third clock cycle after START goes HIGH to input data on PIN9-0 to insure that all data is written into the memory array before any reading is done.

#### BIN ACCUMULATE MODE

When the LF48410 is in this mode, the chip is configured as shown in Figure 4. PIN9-0 provides address data for the memory array and is latched on the rising edge of CLK. Data at the address defined by PIN9-0 is read out of the memory array and added to the data on DIN23-0. This new value is written back to the memory array, in the same location where the last read occured, and is also output on DIO23-0 (if  $\overline{RD}$  is LOW). As long as  $\overline{START}$  is LOW, the device will be enabled for Bin Accumulate Mode. When START is HIGH, the device will still read address values on PIN9-0, but the addressed data will not be added to anything. The unchanged data will be output on DIO23-0 and is not written back to the memory array (writing is disabled). START and DIN23-0 are delayed internally three clock cycles to match the latency of the address generator.

#### **DELAY MEMORY MODE**

When the LF48410 is in this mode, the chip is configured as shown in Figure 5. This mode allows the device to function as a row buffer. The internal counter is used to generate address data for the memory array. When START goes LOW, the counter is reset to zero. Delay length (row length) is determined by reseting the counter every N–4 clock cycles, where N is the number of delays. For example, to set



## 1024 x 24-bit Video Histogrammer

the number of delays to 10, START would have to be set LOW every 6 cycles. The maximum delay length is 1028 and the minimum delay length is 6. Data on DIN23-0 is latched on the rising edge of CLK and loaded into the memory array at the address defined by the counter. Data is output on DIO23-0 (if RD is LOW). If the counter reaches the value of 1023, the counter will hold this value and writing to the memory array will be disabled.

#### **DELAY AND SUBTRACT MODE**

When the LF48410 is in this mode, the chip is configured as shown in Figure 6. The internal counter is used to generate address data for the memory array. When START goes LOW, the counter is reset to zero. Delay length (row length) is determined by reseting the counter every N-4 clock cycles, where N is the number of delays. The maximum delay length is 1028 and the minimum delay length is 6. Data on DIN23-0 is latched on the rising edge of CLK and loaded into the memory array at the address defined by the counter. Data is output on DIO23-0 (if RD is LOW). Before data read from the memory array is output to DIO23-0, input data is subtracted from it according to the following formula: OUTC = D(C-N+1) - D(C-3). OUTC is the data sent to the output port (DIO23-0) on clock cycle C. D(C-N+1) is the data latched into the device on clock cycle C-N+1, and D(C-3) is the data latched into the device on clock cycle C-3. N is the number of delays. For example, to determine what will be output on DIO23-0 on clock cycle 12 when the device is set for 10 delays, set C=12 and N=10 to obtain:  $OUT_{12} = D_3 - D_9$ . If the counter reaches the value of 1023, the counter will hold this value and writing to the memory array will be disabled.





#### **ASYNCHRONOUS 16 MODE**

When the LF48410 is in this mode, the chip is configured as shown in Figure 7. This mode allows the device to function as an asynchronous single port RAM. Each 24-bit memory location is split into two parts, the lower 16 bits and the upper 8 bits. IOA9-0 addresses the 24-bit memory locations, and UWS addresses the lower 16 or upper 8 bits of those locations. If UWS is LOW, the lower 16 bits of the 24-bit memory location are addressed. If UWS is HIGH, the upper 8 bits are addressed. Address

data on IOA9-0 and UWS is latched into the device on the falling edge of RD or WR. If RD latches the address data, a memory read is performed. Data at the specified address is output on DIO15-0 (if UWS was latched LOW) or DIO7-0 (if UWS was latched HIGH). If UWS was latched LOW/HIGH. DIO16-23/DIO8-23 will output zeros during a memory read. If  $\overline{WR}$  latches the address data, a memory write is performed. After the falling edge of WR latches the address, data on DIO15-0 (if UWS was latched LOW) or DIO7-0 (if UWS was latched HIGH) is written to the RAM on the rising edge of WR.

# 1024 x 24-bit Video Histogrammer

#### **ASYNCHRONOUS 24 MODE**

When the LF48410 is in this mode, the chip is configured as shown in Figure 7. In this mode, the device functions the same as when in Asynchronous 16 Mode except that the 24-bit memory locations are not split into two parts. All 24 bits are used during a read or write operation. When reading, data is output on DIO23-0. When writing, data is input on DIO23-0. UWS is not used in this mode.





| MAXIMUM RATINGS Above which useful life may be impaired (Notes | : 1, 2, 3, 8)        |
|----------------------------------------------------------------|----------------------|
| Storage temperature                                            | 65°C to +150°C       |
| Operating ambient temperature                                  | –55°C to +125°C      |
| Vcc supply voltage with respect to ground                      | 0.5 V to +7.0 V      |
| Input signal with respect to ground                            | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output                        | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs                                | 25 mA                |
| Latchup current                                                | > 400 mA             |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                                                           |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                                            |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V                             |  |  |  |
| Active Operation, Military                                                      | –55°C to +125°C             | $4.50~\text{V} \leq \text{V}\text{CC} \leq 5.50~\text{V}$ |  |  |  |

| ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                        |                                               |     |     |             |      |
|---------------------------------------------------------------|------------------------|-----------------------------------------------|-----|-----|-------------|------|
| Symbol                                                        | Parameter              | Test Condition                                | Min | Тур | Max         | Unit |
| <b>V</b> OH                                                   | Output High Voltage    | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 2.6 |     |             | V    |
| <b>V</b> OL                                                   | Output Low Voltage     | VCC = Min., IOL = 4.0 mA                      |     |     | 0.4         | V    |
| <b>V</b> IH                                                   | Input High Voltage     |                                               | 2.2 |     | <b>V</b> cc | V    |
| <b>V</b> IL                                                   | Input Low Voltage      | (Note 3)                                      | 0.0 |     | 0.8         | V    |
| lix                                                           | Input Current          | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±10         | μΑ   |
| loz                                                           | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±10         | μΑ   |
| ICC1                                                          | Vcc Current, Dynamic   | (Notes 5, 6)                                  |     |     | 310         | mA   |
| ICC2                                                          | VCC Current, Quiescent | (Note 7)                                      |     |     | 500         | μА   |
| CIN                                                           | Input Capacitance      | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 12          | pF   |
| Соит                                                          | Output Capacitance     | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 12          | pF   |

# 1024 x 24-bit Video Histogrammer

# **SWITCHING CHARACTERISTICS**

|              |                                            |     | 30 2 12 1 12 1 13 1 0 13 0 13 0 13 0 |     |     |
|--------------|--------------------------------------------|-----|--------------------------------------|-----|-----|
|              |                                            | 3   | 0                                    | 25  |     |
| Symbol       | Parameter                                  | Min | Max                                  | Min | Max |
| tcyc         | Cycle Time                                 | 30  |                                      | 25  |     |
| <b>t</b> PWL | Clock Pulse Width Low                      | 12  |                                      | 10  |     |
| <b>t</b> PWH | Clock Pulse Width High                     | 12  |                                      | 10  |     |
| <b>t</b> PS  | PIN9-0 Setup Time                          | 13  |                                      | 12  |     |
| <b>t</b> PH  | PIN9-0 Hold Time                           | 0   |                                      | 0   |     |
| <b>t</b> DS  | DIN23-0 Setup Time                         | 13  |                                      | 12  |     |
| <b>t</b> DH  | DIN23-0 Hold Time                          | 0   |                                      | 0   |     |
| tss          | START Setup Time                           | 13  |                                      | 12  |     |
| <b>t</b> sH  | START Hold Time                            | 0   |                                      | 0   |     |
| tcy          | Read/Write Cycle Time                      | 65  |                                      | 55  |     |
| <b>t</b> AS  | Address Setup Time                         | 15  |                                      | 13  |     |
| <b>t</b> AH  | Address Hold Time                          | 1   |                                      | 1   |     |
| twL          | WR Pulse Width Low                         | 15  |                                      | 12  |     |
| twH          | WR Pulse Width High                        | 15  |                                      | 12  |     |
| twos         | DIO23-0 Setup Time                         | 15  |                                      | 12  |     |
| twdh         | DIO23-0 Hold Time                          | 1   |                                      | 1   |     |
| <b>t</b> RL  | RD Pulse Width Low                         | 43  |                                      | 35  |     |
| <b>t</b> RH  | RD Pulse Width High                        | 17  |                                      | 15  |     |
| <b>t</b> RD  | RD Low to DIO23-0 Valid                    |     | 43                                   |     | 35  |
| <b>t</b> OH  | RD High to DIO23-0 High Z                  |     | 0                                    |     | 0   |
| tLL          | LD Pulse Width                             | 12  |                                      | 10  |     |
| <b>t</b> LS  | LD Setup to START                          | 30  |                                      | 25  |     |
| <b>t</b> FS  | FCT2-0 Setup Time                          | 10  |                                      | 10  |     |
| tFH          | FCT2-0 Hold Time                           | 0   |                                      | 0   |     |
| tFL          | FC Pulse Width                             | 35  |                                      | 35  |     |
| <b>t</b> D   | Output Delay                               |     | 19                                   |     | 15  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |     | 19                                   |     | 18  |
| tDIS         | Three-State Output Disable Delay (Note 11) |     | 19                                   |     | 18  |



# 1024 x 24-bit Video Histogrammer

# **SWITCHING CHARACTERISTICS**

|              |                                            | LF48410-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |     |     |
|--------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|
|              |                                            | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 9   | 30  |     |
| Symbol       | Parameter                                  | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Max | Min | Max |
| tcyc         | Cycle Time                                 | 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 30  |     |
| <b>t</b> PWL | Clock Pulse Width Low                      | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 12  |     |
| <b>t</b> PWH | Clock Pulse Width High                     | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 12  |     |
| tPS          | PIN9-0 Setup Time                          | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 15  |     |
| <b>t</b> PH  | PIN9-0 Hold Time                           | · 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     | 1   |     |
| tDS          | DIN23-0 Setup Time                         | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 15  |     |
| <b>t</b> DH  | DIN23-0 Hold Time                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | 1   |     |
| tss          | START Setup Time                           | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 15  |     |
| <b>t</b> SH  | START Hold Time                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | 0   |     |
| tcy          | Read/Write Cycle Time                      | 80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 65  |     |
| <b>t</b> AS  | Address Setup Time                         | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 16  |     |
| <b>t</b> AH  | Address Hold Time                          | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | 2   |     |
| twL          | WR Pulse Width Low                         | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 15  |     |
| twH          | WR Pulse Width High                        | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 15  |     |
| twps         | DIO23-0 Setup Time                         | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 16  |     |
| <b>t</b> WDH | DIO23-0 Hold Time                          | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | 2   |     |
| <b>t</b> RL  | RD Pulse Width Low                         | 55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 43  |     |
| <b>t</b> RH  | RD Pulse Width High                        | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 17  |     |
| <b>t</b> RD  | RD Low to DIO23-0 Valid                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 55  |     | 43  |
| <b>t</b> OH  | RD High to DIO23-0 High Z                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | 0   |     |
| tLL          | LD Pulse Width                             | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 12  |     |
| <b>t</b> LS  | LD Setup to START                          | 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 30  |     |
| <b>t</b> FS  | FCT2-0 Setup Time                          | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 12  |     |
| tFH          | FCT2-0 Hold Time                           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | 1   |     |
| tFL          | FC Pulse Width                             | 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 35  |     |
| <b>t</b> D   | Output Delay                               | AND AND THE RESIDENCE OF THE PROPERTY OF THE P | 24  |     | 19  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 24  |     | 19  |
| tDIS         | Three-State Output Disable Delay (Note 11) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 27  |     | 27  |

























# 1024 x 24-bit Video Histogrammer

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at  $-0.6~\rm V$  and VCC  $+0.6~\rm V$ . The device can withstand indefinite operation with inputs in the range of  $-0.5~\rm V$  to  $+7.0~\rm V$ . Device operation will not be adversely affected, however, input current levels will be well in excess of  $100~\rm mA$ .
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 20 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and **V**CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



















# LF48908

# **Two Dimensional Convolver**

#### **FEATURES**

- ☐ 40 MHz Data and Computation Rate
- ☐ Nine Multiplier Array with 8-bit Data and 8-bit Coefficient Inputs
- ☐ Separate Cascade Input and Output Ports
- On-board Programmable Row **Buffers**
- ☐ Two Coefficient Mask Registers
- ☐ On-board 8-bit ALU
- ☐ Two's Complement or Unsigned Operands
- ☐ Replaces Harris HSP48908
- ☐ DESC SMD No. 5962-93007
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 84-pin Plastic LCC, J-Lead • 100-pin Plastic Quad Flatpack
  - 84-pin Ceramic PGA

### DESCRIPTION

The **LF48908** is a high-speed two dimensional convolver that implements a 3 x 3 kernel convolution at real-time video rates. Programmable row buffers are located on-chip, eliminating the need for external data storage. Each row buffer can store up to 1024 pixels. Two internal register banks are provided allowing two separate sets of filter coefficients to be stored simultaneously. Adaptive filter operations are possible when both register banks are used. An on-chip ALU is provided, allowing real-time arithmetic and logical pixel point operations to be performed on the image data. The 3 x 3 convolver comprises nine 8 x 8-bit multipliers, various pipeline registers, and summers. A complete sum-of-products operation is performed every clock

cycle. The FRAME signal resets all data registers without affecting the control and coefficient registers.

Pixel and coefficient input data are both 8-bits and can be either signed or unsigned integers. Image data should be in a raster scan non-interlaced format. The LF48908 can internally store images as wide as 1024 pixels for the 3 x 3 convolution. By using external row buffers and multiple LF48908s, longer pixel rows can be used and convolutions with larger kernel sizes can be performed. Output data is 20-bits and this guarantees no overflow for kernel sizes up to 4 x 4. A separate cascade input is used as the data input for summing results from multiple LF48908s. It can also function as the data input path when external line buffers are used.







## **Two Dimensional Convolver**

#### SIGNAL DEFINITIONS

#### Power

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clock

CLK - Master Clock

The rising edge of CLK strobes all enabled registers except for the Control Logic Registers.

#### Inputs

DIN7-0 — Pixel Data Input

DIN7-0 is the 8-bit registered pixel data input port. Data is latched on the rising edge of CLK.

CIN9-0 — Coefficient and Control Logic Register Input

CIN7-0 is used to load the Coefficient Registers or can be used to provide a second operand input to the ALU. CIN8-0 is used to load the Initialization Register. CIN9-0 is used to load the ALU Microcode and Row Buffer Length Registers. The Control Register Address Lines, A2-0, determine which register will receive the CIN data. The CIN data is loaded into the addressed register by using the  $\overline{\text{CS}}$  and  $\overline{\text{LD}}$  control inputs.

CASI15-0 — Cascade Input

The cascade input is used when multiple LF48908s are cascaded together or when external row buffers are needed. This allows convolutions of larger kernels or longer row sizes.

#### Outputs

DOUT19-0 — Data Output

DOUT19-0 is the 20-bit registered data output port.

CASO7-0 — Cascade Output

The data presented on CASO7-0 is the internal ALU output delayed by twice the programmed internal row buffer length.

#### Controls

RESET — Reset Control

When RESET is LOW, all internal circuitry is reset, all outputs are forced LOW, all Control Logic Registers are loaded with their default values (which is 0 for each one except the ALU Microcode Register which has a default value of "0000011000"), and all other internal registers are loaded with a "0".

FRAME — New Frame Input Control

When asserted, FRAME signals the start of a new frame. When FRAME is LOW, all internal circuitry is reset except for the ALU Microcode, Row Length, Initialization, Coefficient, and ALU Registers.

EALU — Enable ALU Register Input

When HIGH, data on CIN7-0 is latched into the ALU Register on the next rising edge of CLK. When LOW, data on CIN7-0 will not be latched into the ALU Register and the register contents will not be changed.

HOLD — Hold Control

The HOLD input is used to disable CLK from all of the internal circuitry. HOLD is latched on the rising edge of CLK and takes effect on the next rising edge of CLK. When HOLD is HIGH, CLK will have no effect on the LF48908 and all internal data will remain unchanged.

OE — Output Enable

When  $\overline{OE}$  is LOW, DOUT19-0 is enabled for output. When  $\overline{OE}$  is HIGH, DOUT19-0 is placed in a high-impedance state.

A2-0 — Control Logic Address Lines

A2-0 determines which Control Logic Register will receive the CIN9-0 data.

CS — Chip Select

When  $\overline{CS}$  is LOW, data can be loaded into the Control Logic Registers. When  $\overline{CS}$  is HIGH, data can not be loaded and the register contents will not be changed.

LD — Load Strobe

If  $\overline{\text{CS}}$  and  $\overline{\text{LD}}$  are LOW, the data present on CIN9-0 will be latched into the Control Logic Register addressed by A2-0 on the rising edge of  $\overline{\text{LD}}$ .

#### **FUNCTIONAL DESCRIPTION**

The LF48908, a two-dimensional convolver, executes convolutions using internal row buffers to reduce design complexity and board space requirements. 8-bit image data, in raster scan, non-interlace format, is convolved with one of two internal,  $3\times 3$  user-programable filter kernels. Two  $1024\times 8$ -bit row buffers provide the data delay needed to perform two-dimensional convolutions on a single chip. The result output of 20-bits allows for word growth during the convolution operation.

The input data path (DIN7-0) provides access to an 8-bit ALU. This allows point operations to be performed on the incoming data stream before reaching the row buffers and the convolver. The length of these buffers is programmable for use in various video formats without the need for additional external delay.

This device is configured by loading the coefficent data (filter kernels) and row buffer length through the coefficent data path (CIN7-0). Internal registers are addressed using the A2-0 address lines. Chip Select (CS) and Load Strobe (LD) complete the configuration interface which may be controlled by standard microprocessors without additional external logic.

## **Two Dimensional Convolver**

The filtered image data is output on the Data Output bus (DOUT19-0). This bus is registered with three-state drivers to facilatate use on a standard microprocessor system bus.

#### **Data Input**

Image data is input to the 3 x 3 convolver using DIN7-0. Data present on DIN7-0 is latched into a programmable pipeline delay on the rising edge of CLK. The programmable pipeline delay (1 to 4 clock cycles) allows for synchronization of input data when multiple LF48908s are cascaded together to perform larger convolutions. This delay is programed via the Initialization Register (see Table 3). The image data format, unsigned or two's complement, is also controlled by this register.

Coefficient data is input to the  $3 \times 3$  convolver using either of two Coefficient Registers (CREG0 or CREG1). The Coefficient Registers are loaded through CIN7-0 using the A2-0,  $\overline{CS}$ , and  $\overline{LD}$  controls. The coefficient data format, unsigned or two's complement, is determined by the Initialization Register.

#### **Arithmetic Logic Unit**

The input data path ALU with shifter allows pixel point operations to be performed on the incoming image. These operations include arithmetic functions, logical masking, and left/ right shifts. The 10-bit ALU Microcode Register controls the various operations. The three upper bits control the shift amount and direction while the seven lower bits determine the arithmetic or logical operation. The shift operation is performed on the output of the ALU. This shift operation is independent of the arithmetic or logical operation of the ALU.

Tables 1 and 2 show the operations of the ALU Microcode Register. The "A" operand comes from the DIN input data path, while the "B" operand is taken from the ALU Register. The ALU Register is loaded using CIN7-0 and EALU. With EALU HIGH, data from CIN7-0 is loaded into the ALU Register on the rising edge of CLK. With EALU LOW, the data is held in the ALU Register. Since CIN7-0 is also used to load the Control Logic Registers, it is possible to overwrite data in those registers if CS and LD are active when loading the ALU Register. Therefore, special care must be taken to ensure that CS and LD are not active when writing to the ALU Register.

#### **Programmable Row Buffers**

The two internal row buffers provide the delay needed to perform the two-dimensional convolution. The row buffers function like 8-bit serial shift registers with a user-programmable delay from 1 to 1024 stages (it is possible to select delay stages of 1 or 2, but this leads to meaningless results for a 3 x 3 kernel convolution). The row buffer length is set via the Row Length Register (see Row Length Register Section). The row buffers are connected in series to provide the proper pixel information to the

multiplier array. The Cascade Output (CASO7-0) provides a 2X row delay of the input data allowing for cascading of LF48908s to handle larger frames and/or kernel sizes. If more than 1024 delay stages are needed, it is possible to use external row buffers and bypass the internal row buffers. Bit 0 of the Initialization Register determines if internal or external row buffers are used. If Bit 0 is a "0", the internal row buffers are used. If Bit 0 is a "1", the internal row buffers are bypassed and external row buffers may be used.

### 3 x 3 Multiplier Array

The multiplier array comprises nine 8 x 8-bit multipliers. The active Coefficient Register supplies the coefficents to each of the multipliers, while the pixel data comes from the data input path and row buffers. The array forms a sum-of-products result as defined by the equation listed in Figure 3.

#### **CONTROL LOGIC**

Four sets of registers, the ALU Microcode, Row Length, Initialization, and Coefficient, define the Control Logic section. These registers are updated

#### FIGURE 3. MULTIPLIER ARRAY OUTPUT

#### PIXEL INPUT DATA

| P1 | P2 | P3 |
|----|----|----|
| P4 | P5 | P6 |
| P7 | P8 | P9 |

2-132

#### FILTER KERNEL

| А | В | С |
|---|---|---|
| D | Е | F |
| G | Н | ı |

MULTIPLIER ARRAY OUTPUT = 
$$A(P1) + B(P2) + C(P3)$$
  
+  $D(P4) + E(P5) + F(P6)$ 



## **Two Dimensional Convolver**



through the CIN bus using A2-0,  $\overline{CS}$ , and  $\overline{LD}$  (see Figure 4). All the Control Logic Registers are set to their <u>default</u> values when  $\overline{RESET}$  is active.  $\overline{FRAME}$  does not affect the values in these registers.

#### **ALU Microcode Register**

Operation of the ALU and shifter are determined by the value stored in the ALU Microcode Register. This 10-bit instruction word is divided into two fields. The lower seven bits define the arithmetic and logical operations of the ALU. The upper three bits specify shift distance and direction. Tables 1 and 2 detail the various instruction words. This register is loaded through CIN9-0 using the A2-0,  $\overline{CS}$ , and  $\overline{LD}$  controls. Also see Arithmetic Logic Unit section.

#### **Row Length Register**

The value stored in the Row Length Register determines the number of delay stages for each row buffer. The number of delay stages should be set equal to the row length of the input image. The Row Length Register may be loaded with the values 0 through 1023 (0 represents 1024 delay stages). It is possible to program the row buffers to have 1 or 2 delay stages, but this will lead to meaningless results for a 3 x 3 convolution. This register is loaded through CIN9-0 using the A2-0, CS, and LD controls. Once the Row Length Register has been loaded, a new value can not be loaded until the LF48908 has been reset. This is done by asserting RESET. After RESET goes HIGH, the Row Length Register must

be loaded within 1024 CLK cycles. If the Row Length Register is not loaded within 1024 CLK cycles, the register will automatically be loaded with a "0".

#### **Initialization Register**

The Initialization Register configures various functions of the device including: input data delay, input data format, coefficent data format, output rounding, cascade mode, and cascade input shift (see Table 3). This register is loaded through CIN8-0 using the A2-0,  $\overline{CS}$ , and  $\overline{LD}$  controls.

#### Coefficient Registers - CREG<sub>0</sub>, CREG<sub>1</sub>

The Coefficient Registers are used to store the filter coefficients for the multiplier array. Each Coefficient

## **Two Dimensional Convolver**

| TAI | SLE 1 | . 1   | ALU SHIFT OPERATIONS |  |  |  |
|-----|-------|-------|----------------------|--|--|--|
|     | ALU   | MICI  | ROCODE REGISTER      |  |  |  |
| REG | ISTEF | R BIT |                      |  |  |  |
| 9   | 8     | 7     | OPERATION            |  |  |  |
| 0   | 0     | 0     | No Shift (Default)   |  |  |  |
| 0   | 0     | 1     | Shift Right 1        |  |  |  |
| 0   | 1     | 0     | Shift Right 2        |  |  |  |
| 0   | 1     | 1     | Shift Right 3        |  |  |  |
| 1   | 0     | 0     | Shift Left 1         |  |  |  |
| 1   | 0     | 1     | Shift Left 2         |  |  |  |
| 1   | 1     | 0     | Shift Left 3         |  |  |  |
| 1   | 1     | 1     | Not Valid            |  |  |  |

Register can hold nine 8-bit values. This allows two different 3 x 3 filter kernels to be stored simultaneously on the LF48908. The outputs of CREG0 and CREG1 are connected to the coefficient inputs of the multiplier array (A through I). The register used to supply the coefficient data is determined by the address written to the Address Decoder. If a "101" is written to the Address Decoder, CREG0 will provide the coefficient data. If a "110" is written to the Address Decoder, CREG1 will be used. It is possible to switch between the two Coefficient Registers in real time. This facilitates adaptive filtering operations. It is important to remember to meet the tLCS timing specification when switching the Coefficient Registers. When a Coefficient Register is selected to supply data to the multiplier array (one of the registers is always selected), all of its outputs are enabled simultaneously. When RESET is asserted, CREG0 is the default register selected to supply the coefficient data.

CREG0 and CREG1 are loaded through CIN7-0 using the A2-0,  $\overline{\text{CS}}$ , and  $\overline{\text{LD}}$  controls. The nine coefficient values are presented on CIN7-0 one by one, in order from A to I. As each value is placed on CIN7-0, it is latched into the selected Coefficient Register using  $\overline{\text{CS}}$  and  $\overline{\text{LD}}$ . The register to be

| TABL | E 2. | ALU | Logica | AL AND | ARITH | IMETIC | <b>O</b> PERATIONS    |
|------|------|-----|--------|--------|-------|--------|-----------------------|
|      |      |     | А      | LU MIC | CROCC | DE RE  | GISTER                |
|      |      | REG | ISTER  | BIT    |       |        |                       |
| 6    | 5    | 4   | 3      | 2      | 1     | 0      | OPERATION             |
| 0    | 0    | 0   | 0      | 0      | 0     | 0      | Logical (00000000)    |
| 1    | 1    | 1   | 1      | 0      | 0     | 0      | Logical (11111111)    |
| 0    | 0    | 1   | 1      | 0      | 0     | 0      | Logical (A) (Default) |
| 0    | 1    | 0   | 1      | 0      | 0     | 0      | Logical (B)           |
| 1    | 1    | 0   | 0      | 0      | 0     | 0      | Logical (A)           |
| 1    | 0    | 1   | 0      | 0      | 0     | 0      | Logical (B)           |
| 0    | 1    | 1   | 0      | 0      | 0     | 1      | Arithmetic (A + B)    |
| 1    | 0    | 0   | 1      | 0      | 1     | 0      | Arithmetic (A – B)    |
| 1    | 0    | 0   | 1      | 1      | 0     | 0      | Arithmetic (B – A)    |
| 0    | 0    | 0   | 1      | 0      | 0     | 0      | Logical (A AND B)     |
| 0    | 0    | 1   | 0      | 0      | 0     | 0      | Logical (A AND B)     |
| 0    | 1    | 0   | 0      | 0      | 0     | 0      | Logical (A AND B)     |
| 0    | 1    | 1   | 1      | 0      | 0     | 0      | Logical (A OR B)      |
| 1    | 0    | 1   | 1      | 0      | 0     | 0      | Logical (A OR B)      |
| 1    | 1    | 0   | 1      | 0      | 0     | 0      | Logical (A OR B)      |
| 1    | 1    | 1   | 0      | 0      | 0     | 0      | Logical (A NAND B)    |
| 1    | 0    | 0   | 0      | 0      | 0     | 0      | Logical (A NOR B)     |
| 0    | 1    | 1   | 0      | 0      | 0     | 0      | Logical (A XOR B)     |
| 1    | 0    | 0   | 1      | 0      | 0     | 0      | Logical (A XNOR B)    |

loaded is determined by the data on A2-0 during the load operation. If CREG0 is to be loaded, "010" must be placed on A2-0 during the load operation. If CREG1 is to be loaded, "011" must be placed on A2-0. If desired, the Coefficient Register that is not being used to send data to the multiplier array can be loaded with coefficient data while the LF48908 is in active operation.

#### Address Decoder

The Address Decoder is used to load the Control Logic Registers and to determine which Coefficient Register sends data to the multiplier array. To load a Control Logic Register, the address of the register must be placed on A2-0, the data to be written must be placed on the CIN bus, and  $\overline{CS}$  and  $\overline{LD}$  must be asserted. The data is

latched into the addressed register when  $\overline{LD}$  goes HIGH. To select a Coefficient Register (CREG0 or CREG1) to send data to the multiplier array, the appropriate address must be placed on A2-0, and  $\overline{CS}$  and  $\overline{LD}$  must be asserted. When  $\overline{LD}$  goes HIGH, the addressed register will begin supplying coefficient data to the multiplier array. Table 4 lists all of the register addresses.

The Control Logic Registers can be modified during active operation of the LF48908. If this is done, it is very important to meet the tLCS timing specification. This is to ensure that the outputs of the Control Logic Registers have enough time to change before the next rising edge of CLK. If tLCS is not met, unexpected results may occur on DOUT19-0 for one clock cycle. There are two situations in which tLCS may



## **Two Dimensional Convolver**

be ignored. If the LF48908 is not in active operation or if the innactive Coefficient Register is being written to during active operation.

#### **Cascade Operation**

The Cascade Input lines (CASI15-0) and Cascade Output lines (CASO7-0) are used to allow convolutions of kernel sizes larger than 3 x 3. The Cascade Input lines are also used to allow convolutions on row lengths longer than 1024 pixels. The Cascade Mode Bit (Bit 0) of the Initialization Register determines the function of the Cascade Input lines. If the Cascade Mode Bit is a "0", then the Cascade Input lines are to be used to cascade multiple LF48908s together to perform convolutions of larger kernel sizes. CASI15-0 will be left shifted (by an amount determined by bits 7 and 8 of the Initialization Register) and then added to DOUT19-0. Cascading is accomplished by connecting CASO7-0 and DOUT19-0 of one LF48908 to DIN7-0 and CASI15-0 respectively of another LF48908. If the Cascade Mode Bit is a "1", then the Cascade Input lines are to be used with external row buffers to allow for longer row lengths. In this mode, the Cascade Input lines are split into two 8-bit data busses (CASI15-8 and CASI7-0) which are fed directly into the multiplier array.

| Т                   | TABLE 3. INITIALIZATION REGISTER |                                            |  |  |  |  |
|---------------------|----------------------------------|--------------------------------------------|--|--|--|--|
| В                   | ΙT                               | FUNCTION                                   |  |  |  |  |
| •                   |                                  | CASCADE MODE                               |  |  |  |  |
|                     | )                                | Multiplier input from internal row buffers |  |  |  |  |
|                     | 1                                | Multiplier input from external buffers     |  |  |  |  |
| 2                   | 1                                | INPUT DATA DELAY                           |  |  |  |  |
| 0                   | 0                                | No data delay registers used               |  |  |  |  |
| 0                   | 1                                | One data delay register used               |  |  |  |  |
| 1                   | 0                                | Two data delay registers used              |  |  |  |  |
| 1                   | 1                                | Three data delay registers used            |  |  |  |  |
| 3 INPUT DATA FORMAT |                                  | INPUT DATA FORMAT                          |  |  |  |  |
| (                   | )                                | Unsigned integer format                    |  |  |  |  |
|                     | i                                | Two's complement format                    |  |  |  |  |
| 4                   | 1                                | COEFFICIENT DATA FORMAT                    |  |  |  |  |
| (                   | )                                | Unsigned integer format                    |  |  |  |  |
|                     | ı                                | Two's complement format                    |  |  |  |  |
| 6                   | 5                                | OUTPUT ROUNDING                            |  |  |  |  |
| 0                   | 0                                | No rounding                                |  |  |  |  |
| 0                   | 1                                | Round to 16 bits (i.e. DOUT19-4)           |  |  |  |  |
| 1                   | 0                                | Round to 8 bits (i.e. DOUT19-12)           |  |  |  |  |
| 1                   | 1                                | Not valid                                  |  |  |  |  |
| 8                   | 7                                | CASI15-0 INPUT SHIFT                       |  |  |  |  |
| 0                   | 0                                | No shift                                   |  |  |  |  |
| 0                   | 1                                | Shift CASI15-0 left two                    |  |  |  |  |
| 1                   | 0                                | Shift CASI15-0 left four                   |  |  |  |  |
| 1                   | 1                                | Shift CASI15-0 left eight                  |  |  |  |  |

| TABLE        | 4. CONTROL LOGIC ADDRESS MAP                          |
|--------------|-------------------------------------------------------|
| <b>A</b> 2-0 | FUNCTION                                              |
| 000          | Load Row Buffer Length<br>Register                    |
| 001          | Load ALU Microcode Register                           |
| 010          | Load Coefficient Register 0                           |
| 011          | Load Coefficient Register 1                           |
| 100          | Load Initialization Register                          |
| 101          | Select Coefficient Register 0 for Internal Processing |
| 110          | Select Coefficient Register 1 for Internal Processing |
| 111          | No Operation                                          |

| Storage temperature                       | –65°C to +150°C      |
|-------------------------------------------|----------------------|
| Operating ambient temperature             | –55°C to +125°C      |
| Vcc supply voltage with respect to ground | –0.5 V to +7.0 V     |
| Input signal with respect to ground       | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output   | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs           | 25 mA                |
| Latchup current                           | > 400 mA             |

| OPERATING CONDITIONS To meet spec | Temperature Range (Ambient)         Supply Voltage           al         0°C to +70°C         4.75 V ≤ Vcc ≤ 5.25 V           -55°C to +125°C         4.50 V ≤ Vcc ≤ 5.50 V |                                                            |  |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|
| Mode                              | Temperature Range (Ambient)                                                                                                                                                | Supply Voltage                                             |  |
| Active Operation, Commercial      | 0°C to +70°C                                                                                                                                                               | $4.75 \text{ V} \le \text{V} \text{CC} \le 5.25 \text{ V}$ |  |
| Active Operation, Military        | -55°C to +125°C                                                                                                                                                            | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V                              |  |

| ELECTRIC    | CAL CHARACTERISTICS Ove | er Operating Conditions (Note 4)              |     |     |             |      |
|-------------|-------------------------|-----------------------------------------------|-----|-----|-------------|------|
| Symbol      | Parameter               | Test Condition                                | Min | Тур | Max         | Unit |
| <b>V</b> OH | Output High Voltage     | <b>V</b> CC = Min., <b>I</b> OH = -400 μA     | 2.8 |     |             | V    |
| <b>V</b> OL | Output Low Voltage      | VCC = Min., IOL = 2.0 mA                      |     |     | 0.4         | V    |
| <b>V</b> iH | Input High Voltage      |                                               | 2.0 |     | <b>V</b> cc | V    |
| <b>V</b> IL | Input Low Voltage       | (Note 3)                                      | 0.0 |     | 0.8         | V    |
| lix         | Input Current           | Ground ≤ <b>V</b> IN ≤ <b>V</b> CC (Note 12)  |     |     | ±10         | μΑ   |
| loz         | Output Leakage Current  | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±10         | μА   |
| ICC1        | Vcc Current, Dynamic    | (Notes 5, 6)                                  |     |     | 110         | mA   |
| ICC2        | Vcc Current, Quiescent  | (Note 7)                                      |     |     | 500         | μΑ   |
| CIN         | Input Capacitance       | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 10          | pF   |
| Соит        | Output Capacitance      | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 12          | pF   |



## **Two Dimensional Convolver**

## **SWITCHING CHARACTERISTICS**

|              |                                            | LF48908- |                                                           |     |     |     |     |  |  |
|--------------|--------------------------------------------|----------|-----------------------------------------------------------|-----|-----|-----|-----|--|--|
|              |                                            |          | 50                                                        | 31  |     | 2   | :5  |  |  |
| Symbol       | Parameter                                  | Min      | Max                                                       | Min | Max | Min | Max |  |  |
| tcyc         | Cycle Time                                 | 50       |                                                           | 31  |     | 25  |     |  |  |
| <b>t</b> PWH | Clock Pulse Width High                     | 20       |                                                           | 12  |     | 8   |     |  |  |
| tPWL         | Clock Pulse Width Low                      | 20       |                                                           | 13  |     | 8   |     |  |  |
| tDS          | Data Input Setup Time                      | 14       | Marie 19 Facilitati (Arthritish dali cris calumnum marie) | 13  |     | 8   |     |  |  |
| <b>t</b> DH  | Data Input Hold Time                       | 0        |                                                           | 0   |     | 0   |     |  |  |
| tcs          | CIN7-0 Setup Time                          | 16       |                                                           | 14  |     | 10  |     |  |  |
| <b>t</b> CH  | CIN7-0 Hold Time                           | 0        |                                                           | 0   |     | 0   |     |  |  |
| tES          | EALU Setup Time                            | 14       |                                                           | 12  |     | 10  |     |  |  |
| tEH          | EALU Hold Time                             | 0        |                                                           | 0   |     | 0   |     |  |  |
| <b>t</b> D   | Output Delay                               |          | 22                                                        |     | 16  |     | 15  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |          | 22                                                        |     | 16  |     | 15  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11) |          | 32                                                        |     | 28  |     | 8   |  |  |





|              |                                            | LF48908- |     |     |     |     |     |  |  |
|--------------|--------------------------------------------|----------|-----|-----|-----|-----|-----|--|--|
|              | Parameter                                  | 5        | 50  |     | 37  | 2   | :5  |  |  |
| Symbol       |                                            | Min      | Max | Min | Max | Min | Max |  |  |
| tcyc         | Cycle Time                                 | 50       |     | 37  |     | 25  |     |  |  |
| <b>t</b> PWH | Clock Pulse Width High                     | 20       |     | 15  |     | 8   |     |  |  |
| <b>t</b> PWL | Clock Pulse Width Low                      | 20       |     | 15  |     | 8   |     |  |  |
| <b>t</b> DS  | Data Input Setup Time                      | 17       |     | 16  |     | 8   |     |  |  |
| <b>t</b> DH  | Data Input Hold Time                       | 0        |     | 0   |     | 0   |     |  |  |
| tcs          | CIN7-0 Setup Time                          | 20       |     | 17  |     | 10  |     |  |  |
| tcH          | CIN7-0 Hold Time                           | 0        |     | 0   |     | 0   |     |  |  |
| tES          | EALU Setup Time                            | 17       |     | 15  |     | 10  |     |  |  |
| <b>t</b> EH  | EALU Hold Time                             | 0        |     | 0   |     | 0   |     |  |  |
| <b>t</b> D   | Output Delay                               |          | 28  |     | 19  |     | 15  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |          | 28  |     | 19  |     | 15  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11) |          | 40  |     | 35  |     | 8   |  |  |





| COMME        | RCIAL OPERATING RANGE (0°C to +70°C) Notes 9,        | 10 (ns)<br>LF48908- |     |      |     |     |     |  |  |
|--------------|------------------------------------------------------|---------------------|-----|------|-----|-----|-----|--|--|
|              | I Parameter                                          | 5                   | i0  | LF48 |     | 2   | 5   |  |  |
| Symbol       |                                                      | Min                 | Max | Min  | Max | Min | Max |  |  |
| <b>t</b> LPW | LD Pulse Width                                       | 20                  |     | 12   |     | 8   |     |  |  |
| tLCS         | LD Setup Time (Applies only during active operation) | 30                  |     | 25   |     | 15  |     |  |  |
| tcds         | Configuration Data Setup Time                        | 16                  |     | 14   |     | 10  |     |  |  |
| <b>t</b> CDH | Configuration Data Hold Time                         | 0                   |     | 0    |     | 0   |     |  |  |
| <b>t</b> AS  | Address Setup Time                                   | 13                  |     | 13   |     | 10  |     |  |  |
| <b>t</b> AH  | Address Hold Time                                    | 0                   |     | 0    |     | 0   |     |  |  |
| tcss         | CS Setup Time                                        | 0                   |     | 0    |     | 0   |     |  |  |
| tcsh         | CS Hold Time                                         | 0                   |     | 0    |     | 0   |     |  |  |

|              |                                                      | LF48908- |     |     |     |     |     |  |  |
|--------------|------------------------------------------------------|----------|-----|-----|-----|-----|-----|--|--|
|              |                                                      | 50       |     | 3   | 7   | 2   | 25  |  |  |
| Symbol       | Parameter                                            | Min      | Max | Min | Max | Min | Max |  |  |
| <b>t</b> LPW | LD Pulse Width                                       | 20       |     | 15  |     | 8   |     |  |  |
| tLCS         | LD Setup Time (Applies only during active operation) | 37       |     | 30  |     | 15  |     |  |  |
| tcds         | Configuration Data Setup Time                        | 20       |     | 17  |     | 10  |     |  |  |
| <b>t</b> CDH | Configuration Data Hold Time                         | 0        |     | 0   |     | 0   |     |  |  |
| <b>t</b> AS  | Address Setup Time                                   | 15       |     | 15  |     | 10  |     |  |  |
| <b>t</b> AH  | Address Hold Time                                    | 0        |     | 0   |     | 0   |     |  |  |
| tcss         | CS Setup Time                                        | 0        |     | 0   |     | 0   |     |  |  |
| tcsh         | CS Hold Time                                         | 0        |     | 0   |     | 0   |     |  |  |





| Сомме        | RCIAL OPERATING RANGE (0°C to +70°C) Notes 9 | 10 (ns)  |     |     |     |     |     |  |  |  |
|--------------|----------------------------------------------|----------|-----|-----|-----|-----|-----|--|--|--|
|              |                                              | LF48908- |     |     |     |     |     |  |  |  |
|              |                                              | 5        | 50  | 3   | 81  | 2   | 25  |  |  |  |
| Symbol       | Parameter                                    | Min      | Max | Min | Max | Min | Max |  |  |  |
| tHS          | HOLD Setup Time                              | 12       |     | 11  |     | 9   |     |  |  |  |
| tнн          | HOLD Hold Time                               | 1        |     | 1   |     | 0   |     |  |  |  |
| <b>t</b> FPW | FRAME Pulse Width                            | 50       |     | 31  |     | 8   |     |  |  |  |
| <b>t</b> FS  | FRAME Setup Time                             | 25       |     | 21  |     | 20  |     |  |  |  |
| tRPW         | RESET Pulse Width                            | 50       |     | 31  |     | 8   |     |  |  |  |

| MILITAR      | Y OPERATING RANGE (-55°C to +12 | 5°C) Notes 9, 10 (ns) |          |     |     |     |     |  |  |  |  |
|--------------|---------------------------------|-----------------------|----------|-----|-----|-----|-----|--|--|--|--|
|              |                                 |                       | LF48908- |     |     |     |     |  |  |  |  |
|              |                                 | 5                     | 50       |     |     | 25  |     |  |  |  |  |
| Symbol       | Parameter                       | Min                   | Max      | Min | Max | Min | Max |  |  |  |  |
| tHS          | HOLD Setup Time                 | 14                    |          | 13  |     | 9   |     |  |  |  |  |
| thh          | HOLD Hold Time                  | 2                     |          | 2   |     | 0   |     |  |  |  |  |
| <b>t</b> FPW | FRAME Pulse Width               | 50                    |          | 37  |     | 8   |     |  |  |  |  |
| <b>t</b> FS  | FRAME Setup Time                | 30                    |          | 25  |     | 20  |     |  |  |  |  |
| <b>t</b> RPW | RESET Pulse Width               | 50                    |          | 37  |     | 8   |     |  |  |  |  |





# Two Dimensional Convolver

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC +0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a  $20\,\mathrm{MHz}$  clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and **V**CC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and **V**CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.









| 0°C to +70°C — Commercial Screening           50 ns         LF48908JC50 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                         | A Committee of the Comm |
|                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 31 ns LF48908JC31                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 25 ns LF48908JC25                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |







|   | 1                | 2       | 3                  | 4         | 5          | 6                     | 7        | 8       | 9       | 10      | 11                |  |  |
|---|------------------|---------|--------------------|-----------|------------|-----------------------|----------|---------|---------|---------|-------------------|--|--|
| Α | <b>V</b><br>CIN₂ | CINo    | O<br>DIN7          | )<br>DIN₅ | ()<br>DIN₂ | O<br>DIN <sub>1</sub> | Q<br>Q   |         | CASO3   |         | CASO <sub>6</sub> |  |  |
| В | CIN5             | CIN3    | $\circ$            | DING      | $\circ$    | $\circ$               | $\circ$  | $\circ$ | GND     | $\circ$ | $\circ$           |  |  |
| С | 0                | $\circ$ | CIIVI              | DINO      | $\circ$    | $\circ$               | $\circ$  | UN3U2   | GIND    | CASO    | $\circ$           |  |  |
| D | 0                | $\circ$ |                    |           | DIN4       | DINO                  | VCC      |         |         | DOUT2   | $\circ$           |  |  |
| E |                  | CIN7    | $\bigcirc$         |           |            | Top Vie               | W        |         | O       | $\circ$ |                   |  |  |
| F | CLK              |         | $\circ$            |           | Thro       | ough Pac              | ckage    |         | $\circ$ | $\circ$ | DOUT6             |  |  |
| G | A1<br>CS         | $\circ$ | HOLD               | (i.       | e., Com    | ponent S              | Side Pin | out)    | 0       | 0       | 0                 |  |  |
| н |                  | A2      | LD                 |           |            |                       |          |         | Vcc     | $\circ$ | DOUT8             |  |  |
| J | 0                | EALU    |                    |           | 0          |                       | 0        |         |         | $\circ$ | DOUT10            |  |  |
| к |                  | CASI13  | 0                  | O         | $\circ$    | CASI2                 | $\circ$  | O       | O       | $\circ$ | DOUT12            |  |  |
| L | 0                | $\circ$ | CASI <sub>10</sub> | 0         | $\circ$    | $\circ$               | $\circ$  | $\circ$ | DOUT10  | $\circ$ | DOUT13            |  |  |

| Speed | Ceramic Pin Grid Array<br>(G3)          |  |
|-------|-----------------------------------------|--|
|       | 0°C to +70°C — Commercial Screening     |  |
| 50 ns | LF48908GC50                             |  |
| 31 ns | LF48908GC31                             |  |
| 25 ns | LF48908GC25                             |  |
|       | -55°C to +125°C — Commercial Screening  |  |
| 50 ns | LF48908GM50                             |  |
| 37 ns | LF48908GM37                             |  |
| 25 ns | LF48908GM25                             |  |
|       | -55°C to +125°C — MIL-STD-883 COMPLIANT |  |
| 50 ns |                                         |  |
| 37 ns |                                         |  |
| 25 ns |                                         |  |
|       |                                         |  |



# **LF9501**Programmable Line Buffer

**FEATURES** 

- 50 MHz Maximum Operating Frequency
- ☐ Programmable Buffer Length from 2 to 1281 Clock Cycles
- ☐ 10-bit Data Inputs and Outputs
- Data Delay and Data Recirculation Modes
- Supports Positive or Negative Edge System Clocks
- Expandable Data Word Width or Buffer Length
- ☐ Replaces Harris HSP9501
- ☐ Package Style Available:
  - 44-pin Plastic LCC, J-Lead

### DESCRIPTION

The LF9501 is a high-speed, 10-bit programmable line buffer. Some applications the LF9501 is useful for include sample rate conversion, data time compression/expansion, software controlled data alignment, and programmable serial data shifting. By using the MODSEL pin, two different modes of operation can be selected: delay mode and data recirculation mode. The delay mode provides a minimum of 2 to a maximum of 1281 clock cycles of delay between the input and output of the device. The data recirculation mode provides a feedback path from the data output to the data input for use as a programmable circular buffer.

By using the length control input  $(LC_{10-0})$  and the length control enable  $(\overline{LCEN})$  the length of the delay buffer or amount of recirculation delay can

be programmed. Providing a delay value on the LC10-0 inputs and driving LCEN LOW will load the delay value into the length control register on the next selected clock edge. Two registers, one preceding the programmable delay RAM and one following, are included in the delay path. Therefore, the programmed delay value should equal the desired delay minus 2. This consequently means that the value loaded into the length control register must range from 0 to 1279 (to provide an overall range of 2 to 1281).

The active edge of the clock input, either positive or negative edge, can be selected with the clock select (CLKSEL) input. All timing is based on the active clock edge selected by CLKSEL. Data can be held temporarily by using the clock enable (CLKEN) input.



#### SIGNAL DEFINITIONS

#### Power

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clock

CLK — Master Clock

The active edge of CLK, selected by CLKSEL, strobes all registers. All timing specifications are referenced to the active edge of CLK.

#### Inputs

DI9-0 - Data Input

10-bit data, from the data input, is latched into the device on the active edge of CLK when MODSEL is LOW.

LC10-0 — Length Control Input

The 11-bit value is used to specify the length of the delay buffer, between DI9-0 and DO9-0, or the amount of recirculation delay. An integer value ranging from 0 to 1279 is used to select a delay ranging from 2 to 1281 clock cycles. The value placed on the LC10-0 inputs is equal to the desired delay minus 2. The data presented on LC10-0 is loaded into the device on the active edge of CLK, selected by CLKSEL, in conjunction with LCEN being driven LOW.

#### Outputs

DO9-0 — Data Output

The 10-bit data output appears on DO9-0 on the Nth clock cycle, where N is the overall delay (desired delay).

#### Controls

LCEN — Length Control Enable

When  $\overline{\text{LCEN}}$  is driven LOW, the next active clock edge will cause the loading of the delay value present at the LC10-0 input.

OE — Output Enable

The Output Enable controls the state of DO9-0. Driving  $\overline{OE}$  LOW enables the output port. When  $\overline{OE}$  is HIGH, DO9-0 is placed in a high-impedance state. The internal transfer of data is not affected by this control.

MODSEL — Mode Select

The Mode Select pin is used to choose the desired mode of operation: data delay mode or data recirculation mode. Driving MODSEL LOW places the device in the delay mode. The device operates as a programmable pipeline register. New data from the DI9-0 input is loaded on every active edge of CLK. Driving MODSEL HIGH places the device in the data recirculation mode. The device operates as a programmable circular buffer. The output of the device is routed back to the input. MODSEL may be changed during device operation (synchronously), however, the required setup and hold times, with respect to CLK, must be met.

## **Programmable Line Buffer**

CLKSEL — Clock Select

The CLKSEL control allows the selection of the active edge of CLK. A LOW on CLKSEL selects negative-edge triggering of the device. Driving CLKSEL HIGH selects positive-edge triggering. All timing specifications are referrenced to the selected active edge of CLK.

CLKEN — Clock Enable

The Clock Enable control enables and disables the CLK input. Driving CLKEN LOW enables CLK and causes the device to operate in a normal fashion. When CLKEN is HIGH, CLK is disabled and the device will hold all internal operations and data. CLKEN may be changed during device operation (synchronously), however, the required setup and hold times, with respect to CLK, must be met. The changing of CLKEN takes effect on the active edge of CLK following the edge in which it was latched.



# Programmable Line Buffer

| MAXIMUM RATINGS Above which useful life may be impaired (Notes | s 1, 2, 3, 8)        |
|----------------------------------------------------------------|----------------------|
| Storage temperature                                            | 65°C to +150°C       |
| Operating ambient temperature                                  | –55°C to +125°C      |
| Vcc supply voltage with respect to ground                      | –0.5 V to +7.0 V     |
| Input signal with respect to ground                            | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output                        | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs                                | 25 mA                |
| Latchup current                                                | > 400 mA             |

| OPERATING CONDITIONS To meet spec | ified electrical and switching character | istics                        |
|-----------------------------------|------------------------------------------|-------------------------------|
| Mode                              | Temperature Range (Ambient)              | Supply Voltage                |
| Active Operation, Commercial      | 0°C to +70°C                             | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |

| ELECTRI     | CAL CHARACTERISTICS Ove | er Operating Conditions (Note 4)              |     |     |             |      |
|-------------|-------------------------|-----------------------------------------------|-----|-----|-------------|------|
| Symbol      | Parameter               | Test Condition                                | Min | Тур | Max         | Unit |
| <b>V</b> OH | Output High Voltage     | VCC = Min., IOH = -4.0 mA                     | 2.4 |     |             | V    |
| <b>V</b> OL | Output Low Voltage      | VCC = Min., IOL = 4.0 mA                      |     |     | 0.4         | V    |
| <b>V</b> iH | Input High Voltage      |                                               | 2.0 |     | <b>V</b> cc | V    |
| <b>V</b> iL | Input Low Voltage       | (Note 3)                                      | 0.0 |     | 0.8         | V    |
| lix         | Input Current           | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±10         | μΑ   |
| loz         | Output Leakage Current  | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±10         | μА   |
| ICC1        | Vcc Current, Dynamic    | (Notes 5, 6)                                  |     |     | 125         | mA   |
| ICC2        | Vcc Current, Quiescent  | (Note 7)                                      |     |     | 500         | μА   |
| CIN         | Input Capacitance       | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 10          | pF   |
| Соит        | Output Capacitance      | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 10          | pF   |

# **Programmable Line Buffer**

## **SWITCHING CHARACTERISTICS**

|              |                                            |     |     |     | LF9 | 501- |     |     |     |
|--------------|--------------------------------------------|-----|-----|-----|-----|------|-----|-----|-----|
|              |                                            | 4   | 0   | 3   | 1   | 25   |     | 2   | :0  |
| Symbol       | Parameter                                  | Min | Max | Min | Max | Min  | Max | Min | Max |
| tcyc         | Cycle Time                                 | 40  |     | 31  |     | 25   |     | 20  |     |
| <b>t</b> PW  | Clock Pulse Width                          | 15  |     | 12  |     | 10   |     | 8   |     |
| tos          | Data Input Setup Time                      | 12  |     | 10  |     | 8    |     | 6   |     |
| <b>t</b> DH  | Data Input Hold Time                       | 2   |     | 2   |     | 2    |     | 2   |     |
| tES          | Clock Enable to Clock Setup Time           | 12  |     | 10  |     | 8    |     | 6   |     |
| ten          | Clock Enable to Clock Hold Time            | 2   |     | 2   |     | 2    |     | 2   |     |
| <b>t</b> LS  | Length Control Input Setup Time            | 13  |     | 10  |     | 8    |     | 6   |     |
| tLH          | Length Control Input Hold Time             | 2   |     | 2   |     | 2    |     | 2   |     |
| tLES         | Length Control Enable to Clock Setup Time  | 13  |     | 10  |     | 8    |     | 6   |     |
| tLEH         | Length Control Enable to Clock Hold Time   | 2   |     | 2   |     | 2    |     | 2   |     |
| tms          | Mode Select Setup Time                     | 13  |     | 10  |     | 8    |     | 6   |     |
| tмн          | Mode Select Hold Time                      | 2   |     | 2   |     | 2    |     | 2   |     |
| tout         | Clock to Data Out                          |     | 22  |     | 16  |      | 15  |     | 14  |
| <b>t</b> OH  | Output Hold Time (Note 8)                  | 4   |     | 4   |     | 4    |     | 4   |     |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |     | 25  |     | 20  |      | 15  |     | 14  |
| tDIS         | Three-State Output Disable Delay (Note 11) |     | 25  |     | 24  |      | 15  |     | 14  |



\*When CLKSEL is HIGH, assume CLK is inverted.



# **Programmable Line Buffer**

## **SWITCHING CHARACTERISTICS**

|              |                                            |     |     |     | LF9501- |     |     |     |     |  |
|--------------|--------------------------------------------|-----|-----|-----|---------|-----|-----|-----|-----|--|
|              |                                            | 4   | 0   | 3   | 1       | 2   | 5   | 2   | 0   |  |
| Symbol       | Parameter                                  | Min | Max | Min | Max     | Min | Max | Min | Max |  |
| tcyc         | Cycle Time                                 | 40  |     | 31  |         | 25  |     | 20  |     |  |
| tpw          | Clock Pulse Width                          | 15  |     | 12  |         | 10  |     | 8   |     |  |
| tos          | Data Input Setup Time                      | 12  |     | 10  |         | 8   |     | 6   |     |  |
| <b>t</b> DH  | Data Input Hold Time                       | 2   |     | 2   |         | 2   |     | 2   |     |  |
| tES          | Clock Enable to Clock Setup Time           | 12  |     | 10  |         | 8   |     | 6   |     |  |
| ten          | Clock Enable to Clock Hold Time            | 2   |     | 2   |         | 2   | -   | 2   |     |  |
| <b>t</b> LS  | Length Control Input Setup Time            | 13  |     | 10  |         | 8   |     | 6   |     |  |
| tLH          | Length Control Input Hold Time             | 2   |     | 2   |         | 2   |     | 2   |     |  |
| tLES         | Length Control Enable to Clock Setup Time  | 13  |     | 10  |         | 8   |     | 6   |     |  |
| tLEH         | Length Control Enable to Clock Hold Time   | 2   |     | 2   |         | 2   |     | 2   |     |  |
| tms          | Mode Select Setup Time                     | 13  |     | 10  |         | 8   |     | 6   |     |  |
| <b>t</b> MH  | Mode Select Hold Time                      | 2   |     | 2   |         | 2   |     | 2   |     |  |
| <b>t</b> OUT | Clock to Data Out                          |     | 22  |     | 16      |     | 15  |     | 14  |  |
| <b>t</b> OH  | Output Hold Time (Note 8)                  | 4   |     | 4   |         | 4   |     | 4   |     |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |     | 25  |     | 20      |     | 15  |     | 14  |  |
| tDIS         | Three-State Output Disable Delay (Note 11) |     | 25  |     | 24      |     | 15  |     | 14  |  |





\*When CLKSEL is HIGH, assume CLK is inverted.

# **Programmable Line Buffer**

### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 25 MHz clock
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.









# **Programmable Line Buffer**



| Speed | Plastic J-Lead Chip Carrier<br>(J1) |
|-------|-------------------------------------|
|       | 0°C to +70°C — Commercial Screening |
| 40 ns | LF9501JC40                          |
| 31 ns | LF9501JC31                          |
| 25 ns | LF9501JC25                          |
| 20 ns | LF9501JC20                          |
|       |                                     |





# LF9502 2K Programmable Line Buffer

## **FEATURES**

- ☐ 50 MHz Maximum Operating Frequency
- ☐ Programmable Buffer Length from 2 to 2049 Clock Cycles
- ☐ 10-bit Data Inputs and Outputs
- ☐ Data Delay and Data Recirculation Modes
- ☐ Supports Positive or Negative Edge System Clocks
- Expandable Data Word Width or Buffer Length
- ☐ Package Style Available:
  - 44-pin Plastic LCC, J-Lead

## **DESCRIPTION**

The LF9502 is a high-speed, 10-bit programmable line buffer. Some applications the LF9502 is useful for include sample rate conversion, data time compression/expansion, software controlled data alignment, and programmable serial data shifting. By using the MODSEL pin, two different modes of operation can be selected: delay mode and data recirculation mode. The delay mode provides a minimum of 2 to a maximum of 2049 clock cycles of delay between the input and output of the device. The data recirculation mode provides a feedback path from the data output to the data input for use as a programmable circular buffer.

By using the length control input (LC10-0) and the length control enable ( $\overline{LCEN}$ ) the length of the delay buffer or amount of recirculation delay can

be programmed. Providing a delay value on the LC10-0 inputs and driving LCEN LOW will load the delay value into the length control register on the next selected clock edge. Two registers, one preceding the programmable delay RAM and one following, are included in the delay path. Therefore, the programmed delay value should equal the desired delay minus 2. This consequently means that the value loaded into the length control register must range from 0 to 2047 (to provide an overall range of 2 to 2049).

The active edge of the clock input, either positive or negative edge, can be selected with the clock select (CLKSEL) input. All timing is based on the active clock edge selected by CLKSEL. Data can be held temporarily by using the clock enable (CLKEN) input.



Video Imaging Products

## 2K Programmable Line Buffer

#### SIGNAL DEFINITIONS

#### **Power**

Vcc and GND

+5 V power supply. All pins must be connected.

#### Clock

CLK - Master Clock

The active edge of CLK, selected by CLKSEL, strobes all registers. All timing specifications are referenced to the active edge of CLK.

#### Inputs

DI9-0 — Data Input

10-bit data, from the data input, is latched into the device on the active edge of CLK when MODSEL is LOW.

LC10-0 — Length Control Input

The 11-bit value is used to specify the length of the delay buffer, between DI9-0 and DO9-0, or the amount of recirculation delay. An integer value ranging from 0 to 2047 is used to select a delay ranging from 2 to 2049 clock cycles. The value placed on the LC10-0 inputs is equal to the desired delay minus 2. The data presented on LC10-0 is loaded into the device on the active edge of CLK, selected by CLKSEL, in conjunction with LCEN being driven LOW.

#### Outputs

DO9-0 — Data Output

The 10-bit data output appears on DO9-0 on the Nth clock cycle, where N is the overall delay (desired delay).

#### Controls

LCEN — Length Control Enable

When LCEN is driven LOW, the next active clock edge will cause the loading of the delay value present at the LC10-0 input.

OE — Output Enable

The Output Enable controls the state of DO9-0. Driving  $\overline{OE}$  LOW enables the output port. When  $\overline{OE}$  is HIGH, DO9-0 is placed in a high-impedance state. The internal transfer of data is not affected by this control.

MODSEL - Mode Select

The Mode Select pin is used to choose the desired mode of operation: data delay mode or data recirculation mode. Driving MODSEL LOW places the device in the delay mode. The device operates as a programmable pipeline register. New data from the DI9-0 input is loaded on every active edge of CLK. Driving MODSEL HIGH places the device in the data recirculation mode. The device operates as a programmable circular buffer. The output of the device is routed back to the input. MODSEL may be changed during device operation (synchronously), however, the required setup and hold times, with respect to CLK, must be met.

CLKSEL — Clock Select

The CLKSEL control allows the selection of the active edge of CLK. A LOW on CLKSEL selects negative-edge triggering of the device. Driving CLKSEL HIGH selects positive-edge triggering. All timing specifications are referrenced to the selected active edge of CLK.

CLKEN — Clock Enable

The Clock Enable control enables and disables the CLK input. Driving CLKEN LOW enables CLK and causes the device to operate in a normal fashion. When CLKEN is HIGH, CLK is disabled and the device will hold all internal operations and data. CLKEN may be changed during device operation (synchronously), however, the required setup and hold times, with respect to CLK, must be met. The changing of CLKEN takes effect on the active edge of CLK following the edge in which it was latched.



# 2K Programmable Line Buffer

| AXIMUM RATINGS Above which useful life may be impaired (Notes | 5 1, 2, 3, 8)        |
|---------------------------------------------------------------|----------------------|
| Storage temperature                                           | –65°C to +150°C      |
| Operating ambient temperature                                 | –55°C to +125°C      |
| Vcc supply voltage with respect to ground                     | –0.5 V to +7.0 V     |
| Input signal with respect to ground                           | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output                       | 0.5 V to Vcc + 0.5 V |
| Output current into low outputs                               | 25 mA                |
| Latchup current                                               | > 400 mA             |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                               |  |  |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|-------------------------------|--|--|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                |  |  |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |  |  |  |  |  |

| ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                        |                                               |     |     |             |      |  |
|---------------------------------------------------------------|------------------------|-----------------------------------------------|-----|-----|-------------|------|--|
| Symbol                                                        | Parameter              | Test Condition                                | Min | Тур | Max         | Unit |  |
| <b>V</b> OH                                                   | Output High Voltage    | VCC = Min., IOH = -4.0 mA                     | 2.4 |     |             | ٧    |  |
| <b>V</b> OL                                                   | Output Low Voltage     | VCC = Min., IOL = 4.0 mA                      |     |     | 0.4         | ٧    |  |
| <b>V</b> 1H                                                   | Input High Voltage     |                                               | 2.0 |     | <b>V</b> cc | ٧    |  |
| <b>V</b> IL                                                   | Input Low Voltage      | (Note 3)                                      | 0.0 |     | 0.8         | ٧    |  |
| lix                                                           | Input Current          | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±10         | μА   |  |
| loz                                                           | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±10         | μА   |  |
| ICC1                                                          | Vcc Current, Dynamic   | (Notes 5, 6)                                  | -   |     | 125         | mA   |  |
| ICC2                                                          | Vcc Current, Quiescent | (Note 7)                                      |     |     | 500         | μА   |  |
| CIN                                                           | Input Capacitance      | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 10          | pF   |  |
| COUT                                                          | Output Capacitance     | <b>T</b> A = 25°C, f = 1 MHz                  |     |     | 10          | pF   |  |

## 2K Programmable Line Buffer

## **SWITCHING CHARACTERISTICS**

|              |                                            |     | LF9502 |     |     |     |     |     |     |
|--------------|--------------------------------------------|-----|--------|-----|-----|-----|-----|-----|-----|
|              |                                            | 40  |        | 31  |     | 25  |     | 20  |     |
| Symbol       | Parameter                                  | Min | Max    | Min | Max | Min | Max | Min | Max |
| tcyc         | Cycle Time                                 | 40  |        | 31  |     | 25  |     | 20  |     |
| tpw          | Clock Pulse Width                          | 15  |        | 12  |     | 10  |     | 8   |     |
| tos          | Data Input Setup Time                      | 12  |        | 10  |     | 8   |     | 6   | -   |
| <b>t</b> DH  | Data Input Hold Time                       | 2   |        | 2   |     | 2   |     | 2   |     |
| tES          | Clock Enable to Clock Setup Time           | 12  |        | 10  |     | 8   |     | 6   |     |
| tEH          | Clock Enable to Clock Hold Time            | 2   |        | 2   |     | 2   |     | 2   |     |
| <b>t</b> LS  | Length Control Input Setup Time            | 13  |        | 10  |     | 8   |     | 6   |     |
| tLH          | Length Control Input Hold Time             | 2   |        | 2   |     | 2   |     | 2   |     |
| tLES         | Length Control Enable to Clock Setup Time  | 13  |        | 10  |     | 8   |     | 6   |     |
| tLEH         | Length Control Enable to Clock Hold Time   | 2   |        | 2   |     | 2   |     | 2   |     |
| tms          | Mode Select Setup Time                     | 13  |        | 10  |     | 8   |     | 6   |     |
| tмн          | Mode Select Hold Time                      | 2   |        | 2   |     | 2   |     | 2   |     |
| tout         | Clock to Data Out                          |     | 22     |     | 16  |     | 15  |     | 14  |
| tон          | Output Hold Time (Note 8)                  | 4   |        | 4   |     | 4   |     | 4   |     |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |     | 25     |     | 20  |     | 15  |     | 14  |
| tDIS         | Three-State Output Disable Delay (Note 11) |     | 25     |     | 24  |     | 15  |     | 14  |



<sup>\*</sup>When CLKSEL is HIGH, assume CLK is inverted.



# 2K Programmable Line Buffer

## **SWITCHING CHARACTERISTICS**

| Commercial Operating Range (0°C to +70°C) Notes 9, 10 (ns) |                                            |     |         |     |     |     |     |     |     |  |
|------------------------------------------------------------|--------------------------------------------|-----|---------|-----|-----|-----|-----|-----|-----|--|
|                                                            |                                            |     | LF9502- |     |     |     |     |     |     |  |
|                                                            |                                            | 4   | 40      |     | 31  |     | 25  |     | 0   |  |
| Symbol                                                     | Parameter                                  | Min | Max     | Min | Max | Min | Max | Min | Max |  |
| tcyc                                                       | Cycle Time                                 | 40  |         | 31  |     | 25  |     | 20  |     |  |
| <b>t</b> PW                                                | Clock Pulse Width                          | 15  |         | 12  |     | 10  |     | 8   |     |  |
| tos                                                        | Data Input Setup Time                      | 12  |         | 10  |     | 8   |     | 6   |     |  |
| <b>t</b> DH                                                | Data Input Hold Time                       | 2   |         | 2   |     | 2   |     | 2   |     |  |
| <b>t</b> ES                                                | Clock Enable to Clock Setup Time           | 12  |         | 10  |     | 8   |     | 6   |     |  |
| ten                                                        | Clock Enable to Clock Hold Time            | 2   |         | 2   |     | 2   |     | 2   |     |  |
| tLS                                                        | Length Control Input Setup Time            | 13  |         | 10  |     | 8   |     | 6   |     |  |
| <b>t</b> LH                                                | Length Control Input Hold Time             | 2   |         | 2   |     | 2   |     | 2   |     |  |
| <b>t</b> LES                                               | Length Control Enable to Clock Setup Time  | 13  |         | 10  |     | 8   |     | 6   |     |  |
| <b>t</b> LEH                                               | Length Control Enable to Clock Hold Time   | 2   |         | 2   |     | 2   |     | 2   |     |  |
| tms                                                        | Mode Select Setup Time                     | 13  |         | 10  |     | 8   |     | 6   |     |  |
| <b>t</b> MH                                                | Mode Select Hold Time                      | 2   |         | 2   |     | 2   |     | 2   |     |  |
| <b>t</b> out                                               | Clock to Data Out                          |     | 22      |     | 16  |     | 15  |     | 14  |  |
| <b>t</b> OH                                                | Output Hold Time (Note 8)                  | 4   |         | 4   |     | 4   |     | 4   |     |  |
| <b>t</b> ENA                                               | Three-State Output Enable Delay (Note 11)  |     | 25      |     | 20  |     | 15  |     | 14  |  |
| tDIS                                                       | Three-State Output Disable Delay (Note 11) |     | 25      |     | 24  |     | 15  |     | 14  |  |





\*When CLKSEL is HIGH, assume CLK is inverted.

## 2K Programmable Line Buffer

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 25 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and **V**CC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and **V**CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.









# 2K Programmable Line Buffer



| Speed | Plastic J-Lead Chip Carrier<br>(J1) |  |  |  |  |  |
|-------|-------------------------------------|--|--|--|--|--|
|       | 0°C to +70°C — COMMERCIAL SCREENING |  |  |  |  |  |
| 40 ns | LF9502JC40                          |  |  |  |  |  |
| 31 ns | LF9502JC31                          |  |  |  |  |  |
| 25 ns | LF9502JC25                          |  |  |  |  |  |
| 20 ns | LF9502JC20                          |  |  |  |  |  |
|       |                                     |  |  |  |  |  |





Arithmetic Logic Units & Special Arithmetic Functions

Multipliers & Multiplier-Accumulators

Register Products 5

Peripheral Products

**Ordering Information** 

FIFO Products

Quality and Reliability

**Technology and Design Features** 

Package Information

Product Listing

10

Sales Offices



## 9

# **Arithmetic Logic Units & Special Arithmetic Functions**



| ARITHMET      | IC LOGIC UNITS & SPECIAL ARITHMETIC FUNCTIONS   | 3-1  |
|---------------|-------------------------------------------------|------|
| Arithmetic L  | ogic Units                                      |      |
| L4C381        | 16-bit Cascadable ALU                           | 3-3  |
| Special Arith | nmetic Functions                                |      |
| LSH32         | 32-bit Cascadable Barrel Shifter                | 3-15 |
| LSH33         | 32-bit Cascadable Barrel Shifter with Registers | 3-25 |
| L10C23        | 64 x 1 Digital Correlator                       |      |





#### **FEATURES**

- ☐ High-Speed (15ns), Low Power 16-bit Cascadable ALU
- ☐ Implements Add, Subtract, Accumulate, Two's Complement, Pass, and Logic Operations
- ☐ All Registers Have a Bypass Path for Complete Flexibility
- ☐ DESC SMD No. 5962-89959
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 68-pin Plastic LCC, J-Lead
  - 68-pin Ceramic LCC
  - 68-pin Ceramic PGA

#### DESCRIPTION

The L4C381 is a flexible, high speed, cascadable 16-bit Arithmetic and Logic Unit. It combines four 381-type 4-bit ALUs, a look-ahead carry generator, and miscellaneous interface logic — all in a single 68-pin package. While containing new features to support high speed pipelined architectures and single 16-bit bus configurations, the L4C381 retains full performance and functional compatibility with the bipolar '381 designs.

The L4C381 can be cascaded to perform 32-bit or greater operations. See "Cascading the L4C381" toward

3-3

the end of this data sheet for more information.

#### **ARCHITECTURE**

The L4C381 operates on two 16-bit operands (A and B) and produces a 16-bit result (F). Three select lines control the ALU and provide 3 arithmetic, 3 logical, and 2 initialization functions. Full ALU status is provided to support cascading to longer word lengths. Registers are provided on both the ALU inputs and the output, but these may be bypassed under user control. An internal feedback path allows the registered ALU output to be routed to one of the ALU inputs, accommodating chain operations and accumulation. Furthermore, the A or B input can be forced to Zero allowing unary functions on either operand.

#### **ALU OPERATIONS**

The S2–S0 lines specify the operation to be performed. The ALU functions and their select codes are shown in Table 1.

The two functions, B minus A and A minus B, can be achieved by setting the carry input of the least significant slice and selecting codes 001 and 010 respectively.

| TABLE ' | 1. ALU FUNCTIONS       |
|---------|------------------------|
| S2-S0   | FUNCTION               |
| 000     | CLEAR (F = 00 ••• 00)  |
| 001     | NOT(A) + B             |
| 010     | A + NOT(B)             |
| 011     | A + B                  |
| 100     | A XOR B                |
| 101     | A OR B                 |
| 110     | A AND B                |
| 111     | PRESET (F = 11 ••• 11) |



# **Arithmetic Logic Units**

#### 16-bit Cascadable ALU

#### **ALU STATUS**

The ALU provides Overflow and Zero status bits. Carry, Propagate, and Generate outputs are also provided for cascading. These outputs are defined for the three arithmetic functions only. The ALU sets the Zero output when all 16 output bits are zero. The Generate, Propagate, C16, and OVF flags for the A + B operation are defined in Table 2. The status flags produced for NOT(A) + B and A + NOT(B) can be found by complementing Ai and Bi respectively in Table 2.

#### **OPERAND REGISTERS**

The L4C381 has two 16-bit wide input registers for operands A and B. These registers are rising edge triggered by a common clock. The A register is enabled for input by setting the  $\overline{\text{ENA}}$  control LOW, and the B register is enabled for input by setting the  $\overline{\text{ENB}}$  control LOW. When either the  $\overline{\text{ENA}}$  control or  $\overline{\text{ENB}}$  control is HIGH, the data in the corresponding input register will not change.

This architecture allows the L4C381 to accept arguments from a single 16-bit data bus. For those applications that do not require registered inputs, both the A and B operand registers can be bypassed with the FTAB control line. When the FTAB control is asserted (FTAB = HIGH), data is routed around the A and B input registers; however, they continue to function normally via the  $\overline{\text{ENA}}$  and  $\overline{\text{ENB}}$  controls. The contents of the input registers will again be available to the ALU if the FTAB control is released.

#### **OUTPUT REGISTER**

The output of the ALU drives the input of a 16-bit register. This rising-edge-triggered register is clocked by the same clock as the input registers. When the ENF control is LOW, data from the ALU will be clocked into the

| TABLE 2. ALU STATUS FLAGS                                            |                              |
|----------------------------------------------------------------------|------------------------------|
| Bit Carry Generate = gi = AiBi<br>Bit Carry Propagate = pi = Ai + Bi | for i = 0 15<br>for i = 0 15 |
| P0 = p0 $Pi = pi (Pi-1)$                                             | for i = 1 15                 |
| and                                                                  |                              |
| G0 = g0<br>Gi = gi + pi (Gi-1)<br>Ci = Gi-1 + Pi-1 (C0)              | for i = 1 15<br>for i = 1 15 |
| then                                                                 |                              |
| G = NOT(G15) P = NOT(P15) C16 = G15 + P15C0 OVF = C15 XOR C16        |                              |

output register. By disabling the output register, intermediate results can be held while loading new input operands. Three-state drivers controlled by the  $\overline{\text{OE}}$  input allow the L4C381 to be configured in a single bidirectional bus system.

The output register can be bypassed by asserting the FTF control signal (FTF = HIGH). When the FTF control is asserted, output data is routed around the output register, however, it continues to function normally via the  $\overline{\text{ENF}}$  control. The contents of the output register will again be available on the output pins if FTF is released. With both FTAB and FTF true (HIGH) the L4C381 is functionally identical to four cascaded 54S381-type devices.

#### **OPERAND SELECTION**

The two operand select lines, OSA and OSB, control multiplexers that precede the ALU inputs. These multiplexers provide an operand force-to-zero function as well as F register feedback to the B input. Table 3 shows the inputs to the ALU as a function of the operand select inputs. Either the A or B operands may be forced to zero.

3-4

| TABL | E 3. | OPERAND S | ELECTION  |
|------|------|-----------|-----------|
| OSB  | OSA  | OPERAND B | OPERAND A |
| 0    | 0    | F         | Α         |
| 0    | 1    | 0         | Α         |
| 1    | 0    | В         | 0         |
| 1    | 1    | В         | Α         |

When both operand select lines are low, the L4C381 is configured as a chain calculation ALU. The registered ALU output is passed back to the B input to the ALU. This allows accumulation operations to be performed by providing new operands via the A input port. The accumulator can be preloaded from the A input by setting OSA true. By forcing the function select lines to the CLEAR state (000), the accumulator may be cleared. Note that this feedback operation is not affected by the state of the FTF control. That is, the F outputs of the L4C381 may be driven directly by the ALU. The output register continues to function, however, and provides the ALU B operand source.



# 16-bit Cascadable ALU

| Aximum Ratings Above which useful life may be impaired (Notes 1 | , 2, 3, 8)      |
|-----------------------------------------------------------------|-----------------|
| Storage temperature                                             | 65°C to +150°C  |
| Operating ambient temperature                                   | –55°C to +125°C |
| Vcc supply voltage with respect to ground                       | 0.5 V to +7.0 V |
| Input signal with respect to ground                             | 3.0 V to +7.0 V |
| Signal applied to high impedance output                         | 3.0 V to +7.0 V |
| Output current into low outputs                                 | 25 mA           |
| Latchup current                                                 | > 400 mA        |

| OPERATING CONDITIONS | To meet specified electrical and switching characteristics |                |
|----------------------|------------------------------------------------------------|----------------|
| Mode                 | Temperature Range (Ambient)                                | Supply Voltage |

Active Operation, Commercial  $0^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$   $4.75 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.25 \text{ V}$  Active Operation, Military  $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$   $4.50 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.50 \text{ V}$ 

| Symbol      | Parameter              | Test Condition                                | Min | Тур | Max         | Unit |
|-------------|------------------------|-----------------------------------------------|-----|-----|-------------|------|
| <b>V</b> OH | Output High Voltage    | VCC = Min., IOH = -2.0 mA                     | 2.4 |     |             | V    |
| <b>V</b> OL | Output Low Voltage     | VCC = Min., IOL = 8.0 mA                      |     |     | 0.5         | V    |
| <b>V</b> IH | Input High Voltage     |                                               | 2.0 |     | <b>V</b> CC | V    |
| <b>V</b> IL | Input Low Voltage      | (Note 3)                                      | 0.0 |     | 0.8         | V    |
| lix         | Input Current          | Ground ≤ <b>V</b> IN ≤ <b>V</b> CC (Note 12)  |     |     | ±20         | μА   |
| loz         | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μА   |
| ICC1        | Vcc Current, Dynamic   | (Notes 5, 6)                                  |     | 15  | 30          | mA   |
| ICC2        | VCC Current, Quiescent | (Note 7)                                      |     |     | 1.5         | mA   |

# 16-bit Cascadable ALU

# SWITCHING CHARACTERISTICS — COMMERCIAL OPERATING RANGE (0°C to +70°C)

| GUARANTEED MAXIMUM C | OMBINA | TIONAL | DELAYS | Notes       | s 9, 10 (r | ns)  |        |     |        |      |        |             |
|----------------------|--------|--------|--------|-------------|------------|------|--------|-----|--------|------|--------|-------------|
| To Output            |        | L4C3   | 81-55  |             |            | L4C3 | 81-40  |     |        | L4C3 | 81-26  |             |
| From Input           | F15-F0 | ₽, G   | OVF, Z | <b>C</b> 16 | F15-F0     | ₱, ₲ | OVF, Z | C16 | F15-F0 | P, G | OVF, Z | <b>C</b> 16 |
| FTAB = 0, FTF = 0    |        |        |        |             |            |      |        |     |        |      |        |             |
| Clock                | 32     | 38     | 53     | 36          | 26         | 30   | 44     | 32  | 22     | 22   | 26     | 22          |
| Co                   |        |        | 34     | 22          |            |      | 28     | 20  |        | _    | 18     | 18          |
| S2-S0, OSA, OSB      |        | 42     | 42     | 42          | _          | 32   | 34     | 35  |        | 22   | 22     | 22          |
| FTAB = 0, FTF = 1    |        |        |        |             |            |      |        |     |        |      |        |             |
| Clock                | 56     | 38     | 53     | 36          | 46         | 30   | 44     | 32  | 28     | 22   | 26     | 22          |
| Co                   | 37     | _      | 34     | 22          | 30         |      | 28     | 20  | 22     | _    | 18     | 18          |
| S2-S0, OSA, OSB      | 55     | 42     | 42     | 42          | 40         | 32   | 34     | 35  | 26     | 22   | 22     | 22          |
| FTAB = 1, FTF = 0    |        |        |        |             |            |      |        |     |        |      |        |             |
| A15-A0, B15-B0       |        | 36     | 46     | 37          |            | 30   | 40     | 32  |        | 22   | 22     | 22          |
| Clock                | 32     |        |        |             | 26         |      |        |     | 22     | _    |        |             |
| Co                   | _      | _      | 34     | 22          |            | -    | 28     | 20  | _      | _    | 18     | 18          |
| S2-S0, OSA, OSB      |        | 42     | 42     | 42          | _          | 32   | 34     | 35  | _      | 22   | 22     | 22          |
| FTAB = 1, FTF = 1    |        |        |        |             |            |      |        |     |        |      |        |             |
| A15-A0, B15-B0       | 55     | 36     | 46     | 37          | 40         | 30   | 40     | 32  | 26     | 22   | 22     | 22          |
| Clock (OSA, OSB = 0) | 56     | 38     | 53     | 36          | 46         | 30   | 44     | 32  | 28     | 22   | 26     | 22          |
| Co                   | 37     |        | 34     | 22          | 30         | _    | 28     | 20  | 22     | _    | 18     | 18          |
| S2-S0, OSA, OSB      | 55     | 42     | 42     | 42          | 40         | 32   | 34     | 35  | 26     | 22   | 22     | 22          |

| GUARANTEED MINIMUM | SETUP AN | D Hori | D TIMES | With  | RESPEC | т то С | LOCK R | ISING E | DGE N | otes 9, | 10 (ns) | 197   |
|--------------------|----------|--------|---------|-------|--------|--------|--------|---------|-------|---------|---------|-------|
|                    |          | L4C3   | 81-55   |       |        | L4C3   | 81-40  |         |       | L4C3    | 81-26   |       |
|                    | FTAE     | 3 = 0  | FTAE    | 3 = 1 | FTAE   | 3 = 0  | FTAE   | 3 = 1   | FTAE  | 3 = 0   | FTAE    | 3 = 1 |
| Input              | Setup    | Hold   | Setup   | Hold  | Setup  | Hold   | Setup  | Hold    | Setup | Hold    | Setup   | Hold  |
| A15-A0, B15-B0     | 8        | 2      | 35      | 2     | 8      | 2      | 28     | 2       | 8     | 2       | 16      | 2     |
| Co                 | 21       | 0      | 21      | 0     | 16     | 0      | 16     | 0       | 8     | 0       | 8       | 0     |
| S2-S0, OSA, OSB    | 44       | 0      | 44      | 0     | 32     | 0      | 32     | 0       | 18    | 0       | 18      | 0     |
| ENA, ENB, ENF      | 10       | 2      | 10      | 2     | 10     | 2      | 10     | 2       | 8     | 2       | 8       | 2     |

| TRI-STATE    | ENABLE/DISABI | E TIMES Notes | 9, 10, 11 (ns) |
|--------------|---------------|---------------|----------------|
|              | L4C381-55     | L4C381-40     | L4C381-26      |
| <b>t</b> ENA | 20            | 18            | 16             |
| <b>t</b> DIS | 20            | 18            | 16             |

| CLOCK CYCLE TIN    | IE AND PULSE | WIDTH Notes | 9, 10 (ns) |
|--------------------|--------------|-------------|------------|
|                    | L4C381-55    | L4C381-40   | L4C381-26  |
| Minimum Cycle Time | 43           | 34          | 20         |
| Highgoing Pulse    | 15           | 10          | 10         |
| Lowgoing Pulse     | 15           | 10          | 10         |



# 16-bit Cascadable ALU

# SWITCHING CHARACTERISTICS — COMMERCIAL OPERATING RANGE (0°C to +70°C)

| GUARANTEED MAXIMUM C | OMBINA | TIONAL | DELAYS | Notes | s 9, 10 (r | ns)  | 1.00   | Section 1 |  |
|----------------------|--------|--------|--------|-------|------------|------|--------|-----------|--|
| To Output            |        | L4C3   | 81-20  |       |            | L4C3 | 81-15  |           |  |
| From Input           | F15-F0 | Ē, Ġ   | OVF, Z | C16   | F15-F0     | P, G | OVF, Z | C16       |  |
| FTAB = 0, FTF = 0    |        |        |        |       |            |      |        |           |  |
| Clock                | 1.1    | 20     | 20     | 20    | 11         | 15   | 15     | 15        |  |
| Co                   |        |        | 14     | 14    |            |      | 13     | 13        |  |
| S2-S0, OSA, OSB      |        | 18     | 20     | 18    | _          | 14   | 15     | 14        |  |
| FTAB = 0, FTF = 1    |        |        |        |       |            |      |        |           |  |
| Clock                | 20     | 20     | 20     | 20    | 15         | 15   | 15     | 15        |  |
| Co                   | 18     | _      | 14     | 14    | 14         |      | 13     | 13        |  |
| S2-S0, OSA, OSB      | 20     | 18     | 20     | 18    | 15         | 14   | 15     | 14        |  |
| FTAB = 1, FTF = 0    |        |        |        |       |            |      |        |           |  |
| A15-A0, B15-B0       | _      | 16     | 20     | 17    |            | 14   | 15     | 14        |  |
| Clock                | 11     |        |        | _     | 11         |      |        |           |  |
| Co                   |        |        | 14     | 14    |            | _    | 13     | 13        |  |
| S2-S0, OSA, OSB      |        | 18     | 20     | 18    |            | 14   | 15     | 14        |  |
| FTAB = 1, FTF = 1    |        |        |        |       |            |      |        |           |  |
| A15-A0, B15-B0       | 20     | 16     | 20     | 17    | 15         | 14   | 15     | 14        |  |
| Clock (OSA, OSB = 0) | 20     | 20     | 20     | 20    | 15         | 15   | 15     | 15        |  |
| Co                   | 18     |        | 14     | 14    | 14         |      | 13     | 13        |  |
| S2-S0, OSA, OSB      | 20     | 18     | 20     | 18    | 15         | 14   | 15     | 14        |  |

|                 |       | L4C3  | 81-20 |       | L4C381-15 |       |       |       |  |
|-----------------|-------|-------|-------|-------|-----------|-------|-------|-------|--|
|                 | FTAE  | 3 = 0 | FTAE  | 3 = 1 | FTAE      | 3 = 0 | FTAE  | 3 = 1 |  |
| Input           | Setup | Hold  | Setup | Hold  | Setup     | Hold  | Setup | Hold  |  |
| A15-A0, B15-B0  | 5     | 0     | 14    | 0     | 5         | 0     | 12    | 0     |  |
| Co              | 12    | 0     | 12    | 0     | 10        | 0     | 10    | 0     |  |
| S2-S0, OSA, OSB | 15    | 0     | 15    | 0     | 12        | 0     | 12    | 0     |  |
| ĒNĀ, ĒNB, ĒNF   | 5     | 0     | 5     | 0     | 5         | 0     | 5     | 0     |  |

3-7

| TRI-STAT     | E ENABLE/DISABI | LE TIMES Notes | 9, 10, 11 (ns) |
|--------------|-----------------|----------------|----------------|
|              | L4C381-20       | L4C381-15      |                |
| <b>t</b> ENA | 8               | 6              |                |
| <b>t</b> DIS | 8               | 6              |                |

| CLOCK CYCLE TIME AND PULSE WIDTH Notes 9, 10 (ns) |           |           |  |  |  |  |  |  |  |
|---------------------------------------------------|-----------|-----------|--|--|--|--|--|--|--|
|                                                   | L4C381-20 | L4C381-15 |  |  |  |  |  |  |  |
| Minimum Cycle Time                                | 18        | 14        |  |  |  |  |  |  |  |
| Highgoing Pulse                                   | 5         | 4         |  |  |  |  |  |  |  |
| Lowgoing Pulse                                    | 5         | 4         |  |  |  |  |  |  |  |

# 16-bit Cascadable ALU

# SWITCHING CHARACTERISTICS — MILITARY OPERATING RANGE (-55°C to +125°C)

| GUARANTEED MAXIMUM C | GUARANTEED MAXIMUM COMBINATIONAL DELAYS Notes 9, 10 (ns) |      |        |     |           |      |             |           |          |      |        |     |
|----------------------|----------------------------------------------------------|------|--------|-----|-----------|------|-------------|-----------|----------|------|--------|-----|
| To Output            |                                                          | L4C3 | 81-65  |     | L4C381-45 |      |             | L4C381-30 |          |      |        |     |
| From Input           | F15-F0                                                   | ₽, G | OVF, Z | C16 | F15-F0    | ₽, G | OVF, Z      | C16       | F15-F0   | ₽, G | OVF, Z | C16 |
| FTAB = 0, FTF = 0    |                                                          |      |        |     |           |      |             |           |          |      |        |     |
| Clock                | 37                                                       | 44   | 63     | 45  | 28        | 34   | 50          | 34        | 26       | 28   | 34     | 28  |
| Co                   | —                                                        |      | 42     | 25  |           | _    | 32          | 23        |          |      | 22     | 22  |
| S2-S0, OSA, OSB      | _                                                        | 48   | 48     | 48  |           | 38   | 38          | 38        | <b> </b> | 28   | 28     | 28  |
| FTAB = 0, FTF = 1    |                                                          |      |        |     |           |      |             |           |          |      |        |     |
| Clock                | 68                                                       | 44   | 63     | 45  | 56        | 34   | 50          | 34        | 34       | 28   | 34     | 28  |
| Co                   | 42                                                       |      | 42     | 25  | 32        | _    | 32          | 23        | 26       | _    | 22     | 22  |
| S2-S0, OSA, OSB      | 66                                                       | 48   | 48     | 48  | 46        | 38   | 38          | 38        | 30       | 28   | 28     | 28  |
| FTAB = 1, FTF = 0    |                                                          |      |        |     |           |      |             |           |          |      |        |     |
| A15-A0, B15-B0       | —                                                        | 44   | 56     | 44  | _         | 32   | 46          | 36        | _        | 28   | 28     | 28  |
| Clock                | 37                                                       |      | _      |     | 28        | _    |             |           | 26       | _    |        | _   |
| Co                   | _                                                        |      | 42     | 25  |           | _    | 32          | 23        | _        |      | 22     | 22  |
| S2-S0, OSA, OSB      | _                                                        | 48   | 48     | 48  | _         | 38   | 38          | 38        |          | 28   | 28     | 28  |
| FTAB = 1, FTF = 1    |                                                          |      |        |     |           |      |             |           |          |      |        |     |
| A15-A0, B15-B0       | 65                                                       | 44   | 56     | 44  | 45        | 32   | 46          | 36        | 30       | 28   | 28     | 28  |
| Clock (OSA, OSB = 0) | 68                                                       | 44   | 63     | 45  | 56        | 34   | <b>50</b> . | 34        | 34       | 28   | 34     | 28  |
| Co                   | 42                                                       |      | 42     | 25  | 32        |      | 32          | 23        | 26       | _    | 22     | 22  |
| S2-S0, OSA, OSB      | 66                                                       | 48   | 48     | 48  | 46        | 38   | 38          | 38        | 30       | 28   | 28     | 28  |

|                 |       | L4C3              | 81-65 |      | L4C381-45       |      |       |          | L4C381-30 |          |       |      |
|-----------------|-------|-------------------|-------|------|-----------------|------|-------|----------|-----------|----------|-------|------|
|                 | FTAE  | FTAB = 0 FTAB = 1 |       | FTAE | AB = 0 FTAB = 1 |      | 3 = 1 | FTAB = 0 |           | FTAB = 1 |       |      |
| Input           | Setup | Hold              | Setup | Hold | Setup           | Hold | Setup | Hold     | Setup     | Hold     | Setup | Hold |
| A15-A0, B15-B0  | 10    | 3                 | 43    | 3    | 8               | 3    | 33    | 3        | 8         | 3        | 20    | 3    |
| Co              | 25    | 0                 | 25    | 0    | 20              | 0    | 20    | 0        | 12        | 0        | 12    | 0    |
| S2-S0, OSA, OSB | 50    | 0                 | 50    | 0    | 36              | 0    | 36    | 0        | 20        | 0        | 20    | 0    |
| ENA, ENB, ENF   | 12    | 2                 | 12    | 2    | 10              | 2    | 10    | 2        | 10        | 2        | 10    | 2    |

| TRI-STATE ENABLE/DISABLE TIMES Notes 9, 10, 11 (ns) |           |           |           |  |  |  |  |  |  |
|-----------------------------------------------------|-----------|-----------|-----------|--|--|--|--|--|--|
|                                                     | L4C381-65 | L4C381-45 | L4C381-30 |  |  |  |  |  |  |
| <b>t</b> ENA                                        | 22        | 20        | 18        |  |  |  |  |  |  |
| <b>t</b> DIS                                        | 22        | 20        | 18        |  |  |  |  |  |  |

| CLOCK CYCLE TIME AND PULSE WIDTH Notes 9, 10 (ns) |           |           |           |  |  |  |  |  |  |
|---------------------------------------------------|-----------|-----------|-----------|--|--|--|--|--|--|
|                                                   | L4C381-65 | L4C381-45 | L4C381-30 |  |  |  |  |  |  |
| Minimum Cycle Time                                | 52        | 38        | 26        |  |  |  |  |  |  |
| Highgoing Pulse                                   | 20        | 15        | 12        |  |  |  |  |  |  |
| Lowgoing Pulse                                    | 20        | 15        | 12        |  |  |  |  |  |  |



# 16-bit Cascadable ALU

# SWITCHING CHARACTERISTICS — MILITARY OPERATING RANGE (-55°C to +125°C)

| GUARANTEED MAXIMUM COMBINATIONAL DELAYS Notes 9, 10 (ns) |        |      |        |     |        |      |        |     |  |  |  |
|----------------------------------------------------------|--------|------|--------|-----|--------|------|--------|-----|--|--|--|
| To Output                                                |        | L4C3 | 81-25  |     |        | L4C3 | 81-20  |     |  |  |  |
| From Input                                               | F15-F0 | ₱, ₲ | OVF, Z | C16 | F15-F0 | P, G | OVF, Z | C16 |  |  |  |
| FTAB = 0, FTF = 0                                        |        |      |        |     |        |      |        |     |  |  |  |
| Clock                                                    | 14     | 24   | 24     | 24  | 14     | 20   | 20     | 20  |  |  |  |
| Co                                                       |        |      | 18     | 18  |        |      | 16     | 16  |  |  |  |
| S2-S0, OSA, OSB                                          |        | 22   | 24     | 22  | _      | 18   | 20     | 18  |  |  |  |
| FTAB = 0, FTF = 1                                        |        |      |        |     |        |      |        |     |  |  |  |
| Clock                                                    | 25     | 24   | 24     | 24  | 20     | 20   | 20     | 20  |  |  |  |
| Co                                                       | 21     |      | 18     | 18  | 17     | _    | 16     | 16  |  |  |  |
| S2-S0, OSA, OSB                                          | 25     | 22   | 24     | 22  | 20     | 18   | 20     | 18  |  |  |  |
| FTAB = 1, FTF = 0                                        |        |      |        |     |        |      |        |     |  |  |  |
| A15-A0, B15-B0                                           | _      | 20   | 25     | 22  | _      | 17   | 20     | 17  |  |  |  |
| Clock                                                    | 14     | _    |        | _   | 14     | _    |        | -   |  |  |  |
| Co                                                       | _      |      | 18     | 18  |        |      | 16     | 16  |  |  |  |
| S2-S0, OSA, OSB                                          |        | 22   | 24     | 22  |        | 18   | 20     | 18  |  |  |  |
| FTAB = 1, FTF = 1                                        |        |      |        |     |        | -    |        |     |  |  |  |
| A15-A0, B15-B0                                           | 25     | 20   | 25     | 22  | 20     | 17   | 20     | 17  |  |  |  |
| Clock (OSA, OSB = 0)                                     | 25     | 24   | 24     | 24  | 20     | 20   | 20     | 20  |  |  |  |
| Co                                                       | 21     | _    | 18     | 18  | 17     | _    | 16     | 16  |  |  |  |
| S2-S0, OSA, OSB                                          | 25     | 22   | 24     | 22  | 20     | 18   | 20     | 18  |  |  |  |

|                 |       | L4C3  | 81-25 |       |       | L4C3  | 81-20 |       |
|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|
|                 | FTAE  | 3 = 0 | FTAE  | 3 = 1 | FTAE  | 3 = 0 | FTAE  | 3 = 1 |
| Input           | Setup | Hold  | Setup | Hold  | Setup | Hold  | Setup | Hold  |
| A15-A0, B15-B0  | 7     | 2     | 14    | 2     | 6     | 2     | 12    | 2     |
| Co              | 14    | 0     | 14    | 0     | 12    | 0     | 12    | 0     |
| S2-S0, OSA, OSB | 19    | 0     | 19    | 0     | 16    | 0     | 16    | 0     |
| ENA, ENB, ENF   | 7     | 0     | 7     | 0     | 6     | 0     | 6     | 0     |

| TRI-STAT     | E ENABLE/DISABI | LE TIMES Notes | 9, 10, 11 (ns) |
|--------------|-----------------|----------------|----------------|
|              | L4C381-25       | L4C381-20      |                |
| <b>t</b> ENA | 14              | 10             |                |
| tDIS         | 14              | 10             |                |

| CLOCK CYCLE TIME AND PULSE WIDTH Notes 9, 10 (ns) |           |           |  |  |  |  |  |  |
|---------------------------------------------------|-----------|-----------|--|--|--|--|--|--|
|                                                   | L4C381-25 | L4C381-20 |  |  |  |  |  |  |
| Minimum Cycle Time                                | 20        | 18        |  |  |  |  |  |  |
| Highgoing Pulse                                   | 8         | 6         |  |  |  |  |  |  |
| Lowgoing Pulse                                    | 8         | 6         |  |  |  |  |  |  |

# 16-bit Cascadable ALU

#### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at  $-0.6~\rm V$  and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of  $-0.5~\rm V$  to  $+7.0~\rm V$ . Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

 $\frac{NCV^2F}{4}$ 

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and **V**CC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.









#### 16-bit Cascadable ALU

#### CASCADING THE L4C381

Cascading the L4C381 to 32 bits is accomplished simply by connecting the C16 output of the least significant slice to the C0 input of the most significant slice. The S2-S0, OSA, OSB, ENA, ENB, and ENF lines are common to both devices. The Zero output flags should be logically ANDed to produce the Zero flag for the 32-bit result. The OVF and C16 outputs of the most significant slice are valid for the 32-bit result.

Propagation delay calculations for this configuration require two steps: First determine the propagation delay from the input of interest to the C16 output of the lower slice. Add this number to the delay from the C0 input of the upper slice to the output of interest

(of the C0 setup time, if the F register is used). The sum gives the overall input-to-output delay (or setup time) for the 32-bit configuration. This method gives a conservative result, since the C16 output is very lightly loaded. Formulas for calculation of all critical delays for a 32-bit system are shown in Figures 4A through 4D.

Cascading to greater than 32 bits can be accomplished in two ways: The simplest (but slowest) method is to simply connect the C16 output of each slice to the C0 input of the next more significant slice. Propagation delays are calculated as for the 32-bit case, except that the C0 to C16 delays for all intermediate slices must be added to the overall delay for each path. A

faster method is to use an external carry-lookahead generator. The  $\overline{P}$  and G outputs of each slice are connected as inputs to the CLA generator, which in turn produces the Co inputs for each slice except the least significant. The C16 outputs are not used in this case, except for the most significant one, which is the carry out of the overall system. The carry in to the system is connected to the C0 input of the least significant slice, and also to the carry lookahead generator. Propagation delays for this configuration are the sum of the time to  $\overline{P}$ ,  $\overline{G}$ , for the least significant slice, the propagation delay of the carry lookahead generator, and the C0 to output time of the most significant slice.

# 16-bit Cascadable ALU







## 16-bit Cascadable ALU





# 16-bit Cascadable ALU



| Speed | Plastic J-Lead Chip Carrier (J2) | Ceramic Leadless<br>Chip Carrier (K3) | Ceramic Pin Grid Array<br>(G1) |
|-------|----------------------------------|---------------------------------------|--------------------------------|
|       | 0°C to +70°C — COMMERCIAL        | SCREENING                             |                                |
| 55 ns | L4C381JC55                       | L4C381KC55                            | L4C381GC55                     |
| 40 ns | L4C381JC40                       | L4C381KC40                            | L4C381GC40                     |
| 26 ns | L4C381JC26                       | L4C381KC26                            | L4C381GC26                     |
| 20 ns | L4C381JC20                       | L4C381KC20                            | L4C381GC20                     |
| 15 ns | L4C381JC15                       | L4C381KC15                            | L4C381GC15                     |
|       | -55°C to +125°C COMMERC          | IAL SCREENING                         |                                |
| 65 ns |                                  | L4C381KM65                            | L4C381GM65                     |
| 45 ns |                                  | L4C381KM45                            | L4C381GM45                     |
| 30 ns |                                  | L4C381KM30                            | L4C381GM30                     |
| 25 ns |                                  | L4C381KM25                            | L4C381GM25                     |
| 20 ns |                                  | L4C381KM20                            | L4C381GM20                     |
|       | -55°C to +125°C — MIL-STD        | 9-883 COMPLIANT                       |                                |
| 65 ns |                                  | L4C381KMB65                           | L4C381GMB65                    |
| 45 ns |                                  | L4C381KMB45                           | L4C381GMB45                    |
| 30 ns |                                  | L4C381KMB30                           | L4C381GMB30                    |
| 25 ns |                                  | L4C381KMB25                           | L4C381GMB25                    |
| 20 ns |                                  | L4C381KMB20                           | L4C381GMB20                    |



# LSH32 32-bit Cascadable Barrel Shifter

#### **FEATURES**

- □ 32-bit Input, 32-bit Output Multiplexed to 16 Lines
- ☐ Full 0-31 Position Barrel Shift Capability
- ☐ Integral Priority Encoder for 32-bit Floating Point Normalization
- ☐ Sign-Magnitude or Two's Complement Mantissa Representation
- ☐ 32-bit Linear Shifts with Sign or Zero Fill
- ☐ Independent Priority Encoder Outputs for Block Floating Point
- ☐ DESC SMD No. 5962-89717
- ☐ Available 100% Screened to MIL-STD-883, Class B
- Package Styles Available:
  - 68-pin Plastic LCC, J-Lead
  - 68-pin Ceramic LCC
  - 68-pin Ceramic PGA

#### DESCRIPTION

The **LSH32** is a 32-bit high speed shifter designed for use in floating point normalization, word pack/unpack, field extraction, and similar applications. It has 32 data inputs, and 16 output lines. Any shift configuration of the 32 inputs, including circular (barrel) shifting, left shifts with zero fill, and right shift with sign extend are possible. In addition, a built-in priority encoder is provided to aid floating point normalization.

#### SHIFT ARRAY

The 32 inputs to the LSH32 are applied to a 32-bit shift array. The 32 outputs of this array are multiplexed down to 16 lines for presentation at the device outputs. The array may be

configured such that any contiguous 16-bit field (including wraparound of the 32 inputs) may be presented to the output pins under control of the shift code field (wrap mode). Alternatively, the wrap feature may be disabled, resulting in zero or sign bit fill, as appropriate (fill mode). The shift code control assignments and the resulting input to output mapping for the wrap mode are shown in Table 1.

Essentially the LSH32 is configured as a left shift device. That is, a shift code of 000002 results in no shift of the input field. A code of 000012 provides an effective left shift of 1 position, etc. When viewed as a right shift, the shift code corresponds to the two's complement of the shift distance, i.e., a shift code of 111112 (-110) results in a right shift of one position, etc.

When not in the wrap mode, the LSH32 fills bit positions for which there is no corresponding input bit. The fill value and the positions filled depend on the RIGHT/ $\overline{LEFT}$  (R/ $\overline{L}$ ) direction pin. This pin is a don't care input when in wrap mode. For left shifts in fill mode, lower bits are filled with zero as shown in Table 2. For right shifts, however, the SIGN input is used as the fill value. Table 3 depicts the bits to be filled as a function of shift code for the right shift case. Note that the  $R/\overline{L}$  input changes only the fill convention, and does not affect the definition of the shift code.

In fill mode, as in wrap mode, the shift code input represents the number of shift positions directly for left shifts, but the two's complement of the shift code results in the equivalent right shift. However, for fill mode the  $R/\overline{L}$  input can be viewed as the most





#### 32-bit Cascadable Barrel Shifter

| TABLE 1.   | WRAP        | Mode        | SHIFT       | CODE | DEF         | NITION      | 5   |             | en de la de | ga tali sa 1949 |
|------------|-------------|-------------|-------------|------|-------------|-------------|-----|-------------|-------------|-----------------|
| Shift Code | <b>Y</b> 31 | <b>Y</b> 30 | <b>Y</b> 29 | •••  | <b>Y</b> 16 | <b>Y</b> 15 | ••• | <b>Y</b> 2  | <b>Y</b> 1  | Υo              |
| 00000      | <b>l</b> 31 | <b>I</b> 30 | <b>l</b> 29 | •••  | <b>l</b> 16 | <b>l</b> 15 | ••• | <b>l</b> 2  | l1          | lo              |
| 00001      | 130         | <b>l</b> 29 | <b>l</b> 28 | •••  | <b>l</b> 15 | <b>l</b> 14 | ••• | l1          | lo          | <b>l</b> 31     |
| 00010      | <b>l</b> 29 | <b>l</b> 28 | 127         | •••  | <b>l</b> 14 | <b>l</b> 13 | ••• | lo          | <b>l</b> 31 | 130             |
| 00011      | <b>l</b> 28 | 127         | <b>l</b> 26 | •••  | <b>l</b> 13 | <b>l</b> 12 | ••• | <b>l</b> 31 | 130         | 129             |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •               |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •               |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •               |
| 01111      | <b>l</b> 16 | <b>l</b> 15 | <b>l</b> 14 | •••  | l1          | lo          | ••• | <b>l</b> 19 | <b>l</b> 18 | <b>l</b> 17     |
| 10000      | <b>l</b> 15 | <b>l</b> 14 | <b>l</b> 13 | •••  | lo          | l31         | ••• | l18         | <b>l</b> 17 | <b>l</b> 16     |
| 10001      | <b>l</b> 14 | <b>l</b> 13 | <b>l</b> 12 | •••  | <b>l</b> 31 | 130         | ••• | 117         | <b>l</b> 16 | <b>l</b> 15     |
| 10010      | <b>l</b> 13 | <b>l</b> 12 | l11         | •••  | 130         | 129         | ••• | <b>l</b> 16 | <b>l</b> 15 | <b>l</b> 14     |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •               |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •               |
| <b>å</b>   | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •               |
| 11100      | lз          | 12          | l1          | •••  | 120         | l19         | ••• | <b>l</b> 6  | <b>l</b> 5  | 14              |
| 11101      | <b>l</b> 2  | l1          | lo          | •••  | <b>l</b> 19 | <b>l</b> 18 | ••• | <b>l</b> 5  | 14          | lз              |
| 11110      | . 11        | lo          | <b>l</b> 31 | •••  | <b>l</b> 18 | <b>l</b> 17 | ••• | <b>l</b> 4  | lз          | <b>l</b> 2      |
| 11111      | lo          | <b>l</b> 31 | 130         | •••  | <b>l</b> 17 | <b>l</b> 16 | ••• | lз          | l2          | l1              |

| TABLE 2. FILL MODE SHIFT CODE DEFINITIONS — LEFT SHIFT |             |             |             |       |             |             |     |            |            |    |  |
|--------------------------------------------------------|-------------|-------------|-------------|-------|-------------|-------------|-----|------------|------------|----|--|
| Shift Code                                             | <b>Y</b> 31 | <b>Y</b> 30 | <b>Y</b> 29 | •••   | <b>Y</b> 16 | <b>Y</b> 15 | ••• | <b>Y</b> 2 | <b>Y</b> 1 | Yo |  |
| 00000                                                  | l31         | 130         | <b>l</b> 29 | •••   | <b>l</b> 16 | <b>I</b> 15 | ••• | <b>l</b> 2 | l1         | lo |  |
| 00001                                                  | 130         | <b>l</b> 29 | 128         | •••   | 115         | <b>l</b> 14 | ••• | l1         | lo         | 0  |  |
| 00010                                                  | 129         | 128         | 127         | •••   | <b>l</b> 14 | <b>l</b> 13 | ••• | lo         | 0          | 0  |  |
| 00011                                                  | 128         | <b>l</b> 27 | 126         | • • • | <b>l</b> 13 | <b>l</b> 12 | ••• | 0          | 0          | 0  |  |
| •                                                      | •           | •           | •           | •••   | •           | •           | ••• | •          | •          | •  |  |
| •                                                      | •           | •           | •           | • • • | •           | •           | ••• | •          | •          | •  |  |
|                                                        | •           | •           | •           | •••   | •           | •           | ••• | •          | •          | •  |  |
| 01111                                                  | <b>l</b> 16 | <b>l</b> 15 | <b>l</b> 14 | • • • | l1          | lo          | ••• | 0          | 0          | 0  |  |
| 10000                                                  | <b>l</b> 15 | <b>l</b> 14 | <b>l</b> 13 | •••   | lo          | 0           | ••• | 0          | 0          | 0  |  |
| 10001                                                  | <b>l</b> 14 | <b>l</b> 13 | <b>l</b> 12 | •••   | 0           | 0           | ••• | 0          | 0          | 0  |  |
| 10010                                                  | <b>l</b> 13 | <b>l</b> 12 | <b>l</b> 11 | •••   | 0           | 0           | ••• | 0          | 0          | 0  |  |
|                                                        | •           | •           | •           | •••   | •           | •           | ••• | •          | •          | •  |  |
| •                                                      | •           | •           | •           | •••   | •           | •           | ••• | •          | •          | •  |  |
|                                                        | •           | •           | •           | •••   | •           | •           | ••• | •          | •          | •  |  |
| 11100                                                  | lз          | 12          | l1          | •••   | 0           | 0           | ••• | 0          | 0          | 0  |  |
| 11101                                                  | 12          | <b>l</b> 1  | lo          | •••   | 0           | 0           | ••• | 0          | 0          | 0  |  |
| 11110                                                  | 11          | lo          | 0           | •••   | 0           | 0           | ••• | 0          | 0          | 0  |  |
| 11111                                                  | lo          | 0           | 0           | •••   | 0           | 0           | ••• | 0          | 0          | 0  |  |

significant bit of a 6-bit two's complement shift code, comprised of  $R/\bar{L}$  concatenated with the SI4–SI0 lines. Thus a positive shift code ( $R/\bar{L}=0$ ) results in a left shift of 0–31 positions, and a negative code ( $R/\bar{L}=1$ ) a right shift of up to 32 positions. The LSH32 can thus effectively select any contiguous 32-bit field out of a (sign extended and zero filled) 96-bit "input."

#### **OUTPUT MULTIPLEXER**

The shift array outputs are applied to a 2:1 multiplexer controlled by the  $MS/\overline{LS}$  select line. This multiplexer makes available at the output pins either the most significant or least significant 16 outputs of the shift array.

#### PRIORITY ENCODER

The 32-bit input bus drives a priority encoder which is used to determine the first significant position for purposes of normalization. The priority encoder produces a five-bit code representing the location of the first non-zero bit in the input word. Code assignment is such that the priority encoder output represents the number of shift positions required to left align the first non-zero bit of the input word. Prior to the priority encoder, the input bits are individually exclusive OR'ed with the SIGN input. This allows normalization in floating point systems using two's complement mantissa representation. A negative value in two's complement representation will cause the exclusive OR gates to invert the input data to the encoder. As a result the leading significant digit will always be "1." This affects only the encoder inputs; the shift array always operates on the raw input data. The priority encoder function table is shown in Table 4.



### 32-bit Cascadable Barrel Shifter

| Table 3.   | TABLE 3. FILL MODE SHIFT CODE DEFINITIONS — RIGHT SHIFT |             |             |     |             |             |       |             |             |             |  |  |  |  |
|------------|---------------------------------------------------------|-------------|-------------|-----|-------------|-------------|-------|-------------|-------------|-------------|--|--|--|--|
| Shift Code | <b>Y</b> 31                                             | <b>Y</b> 30 | <b>Y</b> 29 | ••• | <b>Y</b> 16 | <b>Y</b> 15 | •••   | <b>Y</b> 2  | <b>Y</b> 1  | <b>Y</b> 0  |  |  |  |  |
| 00000      | s                                                       | s           | s           | ••• | S           | S           | •••   | s           | S           | S           |  |  |  |  |
| 00001      | S                                                       | S           | S           | ••• | S           | s           | •••   | S           | S           | <b>l</b> 31 |  |  |  |  |
| 00010      | S                                                       | S           | S           | ••• | s           | s           | • • • | s           | <b>l</b> 31 | 130         |  |  |  |  |
| 00011      | S                                                       | S           | S           | ••• | s           | s           | •••   | <b>l</b> 31 | 130         | 129         |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | • ,         | •           | •••   | •           | •           | •           |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | •••   | •           | •           | •           |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | • • • | •           | •           | •           |  |  |  |  |
| 01111      | S                                                       | S           | S           | ••• | S           | S           | •••   | 119         | <b>l</b> 18 | 117         |  |  |  |  |
| 10000      | S                                                       | S           | S           | ••• | S           | <b>l</b> 31 | •••   | <b>l</b> 18 | <b>l</b> 17 | <b>l</b> 16 |  |  |  |  |
| 10001      | S                                                       | S           | S           | ••• | l31         | 130         | •••   | <b>l</b> 17 | <b>l</b> 16 | <b>l</b> 15 |  |  |  |  |
| 10010      | S                                                       | S           | S           | ••• | 130         | <b>l</b> 29 | •••   | <b>l</b> 16 | <b>l</b> 15 | <b>l</b> 14 |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | •••   | •           | •           | •           |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | •••   | •           | •           | •           |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | •••   | •           | •           | •           |  |  |  |  |
| 11100      | S                                                       | S           | s           | ••• | 120         | <b>l</b> 19 | •••   | <b>l</b> 6  | 15          | 14          |  |  |  |  |
| 11101      | S                                                       | S           | s           | ••• | <b>l</b> 19 | 118         | •••   | <b>l</b> 5  | <b>l</b> 4  | lз          |  |  |  |  |
| 11110      | S                                                       | S           | <b>l</b> 31 | ••• | <b>l</b> 18 | <b>l</b> 17 | •••   | <b>l</b> 4  | lз          | 12          |  |  |  |  |
| 11111      | S                                                       | <b>l</b> 31 | 130         | ••• | <b>l</b> 17 | <b>l</b> 16 | •••   | lз          | 12          | l1          |  |  |  |  |

| TABLE       | 4. I        | PRIORI | TY EN | CODER       | Func        | T NOIT | ABLE |    |    |            |
|-------------|-------------|--------|-------|-------------|-------------|--------|------|----|----|------------|
| <b>l</b> 31 | <b>I</b> 30 | 129    | •••   | <b>I</b> 16 | <b>I</b> 15 | •••    | l2   | l1 | lo | Shift Code |
| 1           | Х           | Х      | •••   | Х           | Х           | •••    | Х    | Х  | Х  | 00000      |
| 0           | 1           | Χ      | •••   | Χ           | Χ           | •••    | Χ    | Χ  | Χ  | 00001      |
| 0           | 0           | 1      | •••   | Χ           | Χ           | •••    | Χ    | Χ  | Χ  | 00010      |
| •           | •           | •      | •••   | •           | •           | •••    | • 1  | •  | •  | •          |
| •           | •           | •      | •••   | •           | •           | •••    | •    | •  | •  | •          |
| 0           | 0           | 0      | •••   | 1           | Χ           | •••    | Χ    | Χ  | Χ  | 01111      |
| 0           | 0           | 0      | •••   | 0           | 1           | •••    | Χ    | Χ  | Χ  | 10000      |
| 0           | 0           | 0      | •••   | 0           | 0           | •••    | Χ    | Χ  | Χ  | 10001      |
| •           | •           | •      | •••   | •           | •           | •••    | •    | •  | •  | •          |
| •           | •           | •      | •••   | •           | •           | •••    | •    | •  | •  | •          |
| 0           | 0           | 0      | •••   | 0           | 0           | •••    | 0    | 1  | Х  | 11110      |
| 0           | 0           | 0      | •••   | 0           | 0           | •••    | 0    | 0  | 1  | 11111      |
| 0           | 0           | 0      | •••   | 0           | 0           | •••    | 0    | 0  | 0  | 11111      |

#### NORMALIZE MULTIPLXER

The  $\overline{\text{NORM}}$  input, when asserted results in the priority encoder output driving the internal shift code inputs directly. It is exactly equivalent to routing the SO4–SO0 outputs back to the SI4–SI0 inputs. The  $\overline{\text{NORM}}$  input provides faster normalization of 32-bit data by avoiding the delay associated with routing the shift code off chip. When using the  $\overline{\text{NORM}}$  function, the LSH32 should be placed in fill mode, with the R/ $\overline{\text{L}}$  input low.

#### APPLICATIONS EXAMPLES

Normalization of mantissas up to 32 bits can be accomplished directly by a single LSH32. The  $\overline{\text{NORM}}$  input is asserted, and fill mode and left shift are selected. The normalized mantissa is then available at the device output in two 16-bit segments, under the control of the output data multiplexer select, the MS/ $\overline{\text{LS}}$ .

If it is desirable to avoid the necessity of multiplexing output data in 16-bit segments, two LSH32 devices can be used in parallel. Both devices receive the same input word, with the MS/LS select line of one wired high, and the other low. Each device will then independently determine the shift distance required for normalization, and the full 32 bits of output data will be available simultaneously.

# 32-bit Cascadable Barrel Shifter

# LONG-WORD NORMALIZATION (MULTIPLE CYCLES)

Normalization of floating point mantissas longer than 32 bits can be accomplished by cascading LSH32 units. When cascading for normalization, the device inputs are overlapped such that each device lower in priority than the first shares 16 inputs with its more significant neighbor. Fill mode and left shift are selected, however, internal normalization (NORM) is not used. The most significant result half of each device is enabled to the output. The shift out (SO4–SO0) lines of the most significant slice are connected to the shift in lines of all

slices, including the first. The exception is that all SI4 lines are grounded, limiting the shift distance to 16 positions. The shift distance required for normalization is produced by the priority encoder in the most significant slice. The priority encoder will produce the shift code necessary to normalize the input word if the leading non-zero digit is found in the upper 16 bits. If this is the case, the number of shift positions necessary to accomplish normalization is placed on the SO4-SO0 outputs for use by all slices, and the appropriate 0-15 bit shift is accomplished. If the upper 16 bits are all zero, then the maximum shift of 15 places is executed. Single

clock normalization requiring shifts longer than 16 bits can be accomplished by a bank-select technique described below.

# SINGLE CYCLE LONG-WORD NORMALIZATION

An extension of the above concept is a single clock normalization of long words (potentially requiring shifts of more than 15 places). The arrangement of LSH32s required is shown in Figure 1. Cascading of LSH32 units is accomplished by connecting the SI3–SI0 input lines of each unit to the SO3–SO0 outputs of the most significant device in the row as before. Essen-





## 32-bit Cascadable Barrel Shifter

tially the LSH32s are arranged in multiple rows or banks such that the inputs to successive rows are leftshifted by 16 positions. The outputs of each row are multiplexed onto a three-state bus. The normalization problem then reduces to selecting from among the several banks that one which has the first non-zero bit of the input value among its 16 most significant positions. If the most significant one in the input file was within the upper 16 locations of a given bank, the SO4 output of the most significant slice in that bank will be low. Single clock normalization can thus be accomplished simply by enabling onto the three-state output bus the highest priority bank in which this condition is met. In this way the input word will be normalized regardless of the number of shift positions required to accomplish this.

The number of shift positions can be determined simply by concatenation of the SO3-SO0 outputs of the most significant slice in the selected row with the encoded Output Enable-bits determining the row number. Note that lower rows need not be fully populated. This is because they represent left shifts in multiples of 16 positions, and the lower bits of the output word will be zero filled. In order to accomplish this zero fill, the least significant device in each row is always enabled, and the row select is instead connected to the SI4 input. This will force the shift length of the least significant device to a value greater than 15 whenever the row containing that device is not selected. This results in zero fill being accomplished by the equivalently positioned slice in a higher bank, as shown in the diagram.

#### BLOCK FLOATING POINT

With a small amount of external logic, block floating point operations are easily accomplished by the LSH32. Data resulting from a vector operation are applied to the LSH32 with the NORM-input deasserted. The SO4-SO<sub>0</sub> outputs fill then represent the normalization shift distance for each vector element in turn. By use of an external latch and comparator, the maximum shift distance encountered across all elements in the vector is saved for use in the next block operation (or block normalization). During this subsequent pass through the data, the shift code saved from the previous pass is applied uniformly across all elements of the vector. Since the LSH32 is not used in the internal normalize mode, this operation can be pipelined, thereby obtaining the desired shift distance for the next pass while simultaneously applying the normalization required from the previous pass.



# 32-bit Cascadable Barrel Shifter

| Storage temperature                       | –65°C to +150°C |
|-------------------------------------------|-----------------|
| Operating ambient temperature             |                 |
| Vcc supply voltage with respect to ground |                 |
| Input signal with respect to ground       |                 |
| Signal applied to high impedance output   |                 |
| Output current into low outputs           |                 |
| Latchup current                           |                 |

| OPERATING CONDITIONS To meet spec | ified electrical and switching character | istics                        |
|-----------------------------------|------------------------------------------|-------------------------------|
| Mode                              | Temperature Range (Ambient)              | Supply Voltage                |
| Active Operation, Commercial      | 0°C to +70°C                             | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |
| Active Operation, Military        | -55°C to +125°C                          | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V |

| ELECTRIC    | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                                               |     |     |             |      |  |  |  |  |  |  |
|-------------|---------------------------------------------------------------|-----------------------------------------------|-----|-----|-------------|------|--|--|--|--|--|--|
| Symbol      | Parameter                                                     | Test Condition                                | Min | Тур | Max         | Unit |  |  |  |  |  |  |
| <b>V</b> OH | Output High Voltage                                           | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 2.4 |     |             | ٧    |  |  |  |  |  |  |
| <b>V</b> OL | Output Low Voltage                                            | <b>V</b> CC = Min., <b>I</b> OL = 8.0 mA      |     |     | 0.4         | V    |  |  |  |  |  |  |
| <b>V</b> IH | Input High Voltage                                            |                                               | 2.0 |     | <b>V</b> cc | V    |  |  |  |  |  |  |
| <b>V</b> iL | Input Low Voltage                                             | (Note 3)                                      | 0.0 |     | 0.8         | V    |  |  |  |  |  |  |
| lix         | Input Current                                                 | Ground ≤ <b>V</b> IN ≤ <b>V</b> CC (Note 12)  |     |     | ±20         | μΑ   |  |  |  |  |  |  |
| loz         | Output Leakage Current                                        | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μА   |  |  |  |  |  |  |
| ICC1        | Vcc Current, Dynamic                                          | (Notes 5, 6)                                  |     | 10  | 30          | mA   |  |  |  |  |  |  |
| ICC2        | Vcc Current, Quiescent                                        | (Note 7)                                      |     |     | 1.5         | mA   |  |  |  |  |  |  |



# 32-bit Cascadable Barrel Shifter

# **SWITCHING CHARACTERISTICS**

| Сомме        | COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |        |     |     |     |     |     |  |  |  |  |  |
|--------------|------------------------------------------------------------|--------|-----|-----|-----|-----|-----|--|--|--|--|--|
|              |                                                            | LSH32- |     |     |     |     |     |  |  |  |  |  |
|              |                                                            | 4      | 12  | 3   | 32  | 2   | 0   |  |  |  |  |  |
| Symbol       | Parameter                                                  | Min    | Max | Min | Max | Min | Max |  |  |  |  |  |
| tıy          | I, SIGN Inputs to Y Outputs                                |        | 42  |     | 32  |     | 20  |  |  |  |  |  |
| tiyn         | I, SIGN Inputs to Y Outputs, Normalize Mode                |        | 75  |     | 60  |     | 20  |  |  |  |  |  |
| tiso         | I, SIGN Inputs to SO Outputs                               |        | 55  |     | 42  |     | 20  |  |  |  |  |  |
| tsıy         | SI, RIGHT/LEFT to Y Outputs                                |        | 52  |     | 40  |     | 20  |  |  |  |  |  |
| tmsy         | MS/LS Select to Y Outputs                                  |        | 28  |     | 24  |     | 15  |  |  |  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11)                 |        | 20  |     | 20  |     | 15  |  |  |  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)                  |        | 20  |     | 20  |     | 15  |  |  |  |  |  |

| MILITAR      | MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |        |     |     |     |     |     |  |  |  |  |  |
|--------------|-------------------------------------------------------------|--------|-----|-----|-----|-----|-----|--|--|--|--|--|
|              |                                                             | LSH32- |     |     |     |     |     |  |  |  |  |  |
|              |                                                             | 5      | 4   | 10  | 3   | 10  |     |  |  |  |  |  |
| Symbol       | Parameter                                                   | Min    | Max | Min | Max | Min | Max |  |  |  |  |  |
| tiY          | I, SIGN Inputs to Y Outputs                                 |        | 50  |     | 40  |     | 30  |  |  |  |  |  |
| tiyn         | I, SIGN Inputs to Y Outputs, Normalize Mode                 |        | 85  |     | 75  |     | 58  |  |  |  |  |  |
| tiso         | I, SIGN Inputs to SO Outputs                                |        | 65  |     | 52  |     | 42  |  |  |  |  |  |
| tsıy         | SI, RIGHT/LEFT to Y Outputs                                 |        | 62  |     | 52  |     | 40  |  |  |  |  |  |
| tmsy         | MS/LS Select to Y Outputs                                   |        | 32  |     | 26  |     | 24  |  |  |  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11)                  |        | 22  |     | 20  |     | 17  |  |  |  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)                   |        | 22  |     | 20  |     | 17  |  |  |  |  |  |



# 32-bit Cascadable Barrel Shifter

#### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

 $\frac{NCV^2F}{4}$ 

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and **V**CC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.









# 32-bit Cascadable Barrel Shifter



| Speed | Plastic J-Lead Chip Carrier (J2) | Ceramic Leadless<br>Chip Carrier (K3) | Ceramic Pin Grid Array<br>(G1) |
|-------|----------------------------------|---------------------------------------|--------------------------------|
|       | 0°C to +70°C — COMMERCIAL        | SCREENING                             |                                |
| 42 ns | LSH32JC42                        |                                       | LSH32GC42                      |
| 32 ns | LSH32JC32                        |                                       | LSH32GC32                      |
| 20 ns | LSH32JC20                        |                                       | LSH32GC20                      |
|       | -55°C to +125°C — Commerce       | IAL SCREENING                         |                                |
| 50 ns |                                  |                                       | LSH32GM50                      |
| 40 ns | ·                                |                                       | LSH32GM40                      |
| 30 ns |                                  |                                       | LSH32GM30                      |
|       | -55°C to +125°C — MIL-STD        | 1-883 COMPLIANT                       |                                |
| 50 ns |                                  | LSH32KMB50                            | LSH32GMB50                     |
| 40 ns |                                  | LSH32KMB40                            | LSH32GMB40                     |
| 30 ns |                                  | LSH32KMB30                            | LSH32GMB30                     |





# 32-bit Barrel Shifter with Registers

#### **FEATURES**

- □ 32-bit Input, 32-bit Output Multiplexed to 16 Lines
- ☐ Full 0-31 Position Barrel Shift Capability
- ☐ Integral Priority Encoder for 32-bit Floating Point Normalization
- ☐ Sign-Magnitude or Two's Complement Mantissa Representation
- ☐ 32-bit Linear Shifts with Sign or Zero Fill
- ☐ Independent Priority Encoder Outputs for Block Floating Point
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 68-pin Plastic LCC, J-Lead
  - 68-pin Ceramic LCC
  - 68-pin Ceramic PGA

#### DESCRIPTION

The LSH33 is a 32-bit high speed shifter designed for use in floating point normalization, word pack/ unpack, field extraction, and similar applications. It has 32 data inputs, and 16 output lines. Any shift configuration of the 32 inputs, including circular (barrel) shifting, left shifts with zero fill, and right shifts with sign extension are possible. In addition, a built-in priority encoder is provided to aid floating point normalization.

Input/Output registers provide complete pipelined operation. Both have independent bypass paths for complete flexibility. When FTI = 1, the input registers are bypassed. Likewise, when FTO= 1, the output registers are bypassed.

#### SHIFT ARRAY

The 32 inputs, which can be registered, to the LSH33 are applied to a 32-bit shift array. The 32 outputs, which can also be registered, of this array are then multiplexed down to 16 lines for presentation at the device outputs. The array may be configured such that any contiguous 16-bit field (including wraparound of the 32 inputs) may be presented to the output pins under control of the shift code field (wrap mode). Alternatively, the wrap feature may be disabled, resulting in zero or sign bit fill, as appropriate (fill mode). The shift code control assignments and the resulting input to output mapping for the wrap mode are shown in Table 1.

Essentially the LSH33 is configured as a left shift device. That is, a shift code of 000002 results in no shift of the input field. A code of 000012 provides an effective left shift of 1 position, etc. When viewed as a right shift, the shift code corresponds to the two's complement of the shift distance, i.e., a shift code of 111112 (-110) results in a right shift of one position, etc.

When not in the wrap mode, the LSH33 fills bit positions for which there is no corresponding input bit. The fill value and the positions filled depend on the RIGHT/ $\overline{LEFT}$  (R/ $\overline{L}$ ) direction pin. This pin is a don't care input when in wrap mode. For left shifts in fill mode, lower bits are filled with zero as shown in Table 2. For right shifts, however, the SIGN input is used as the fill value. Table 3 depicts the bits to be filled as a function of shift code for the right shift case. Note that the  $R/\overline{L}$  input changes only the fill convention, and does not affect the definition of the shift code.



# 32-bit Barrel Shifter with Registers

| TABLE 1.   | WRAP        | Mode        | SHIFT       | Code | DEF         | NITIONS     | 3   |             |             |             |
|------------|-------------|-------------|-------------|------|-------------|-------------|-----|-------------|-------------|-------------|
| Shift Code | <b>Y</b> 31 | <b>Y</b> 30 | <b>Y</b> 29 | •••  | <b>Y</b> 16 | <b>Y</b> 15 | ••• | <b>Y</b> 2  | <b>Y</b> 1  | <b>Y</b> 0  |
| 00000      | l31         | 130         | <b>l</b> 29 | •••  | <b>l</b> 16 | 115         | ••• | <b>l</b> 2  | 11          | lo          |
| 00001      | 130         | 129         | 128         | •••  | <b>l</b> 15 | <b>l</b> 14 | ••• | l1          | lo          | <b>l</b> 31 |
| 00010      | 129         | 128         | 127         | •••  | <b>l</b> 14 | <b>l</b> 13 | ••• | lo          | <b>l</b> 31 | 130         |
| 00011      | <b>l</b> 28 | 127         | 126         | •••  | <b>l</b> 13 | <b>l</b> 12 | ••• | <b>l</b> 31 | 130         | 129         |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •           |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •           |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •           |
| 01111      | <b>l</b> 16 | <b>l</b> 15 | <b>l</b> 14 | •••  | l1          | lo          | ••• | <b>l</b> 19 | <b>l</b> 18 | <b>İ</b> 17 |
| 10000      | 115         | <b>l</b> 14 | <b>l</b> 13 | •••  | lo          | <b>l</b> 31 | ••• | <b>l</b> 18 | <b>l</b> 17 | <b>l</b> 16 |
| 10001      | <b>l</b> 14 | l13         | <b>l</b> 12 | •••  | l31         | 130         | ••• | <b>l</b> 17 | <b>l</b> 16 | <b>l</b> 15 |
| 10010      | <b>l</b> 13 | <b>l</b> 12 | <b>l</b> 11 | •••  | 130         | 129         | ••• | <b>l</b> 16 | <b>l</b> 15 | <b>l</b> 14 |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •           |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •           |
| •          | •           | •           | •           | •••  | •           | •           | ••• | •           | •           | •           |
| 11100      | lз          | <b>l</b> 2  | l1          | •••  | 120         | <b>l</b> 19 | ••• | <b>l</b> 6  | <b>I</b> 5  | 14          |
| 11101      | 12          | l1          | lo          | •••  | <b>l</b> 19 | l18         | ••• | l5          | 14          | lз          |
| 11110      | - 11        | lo          | <b>l</b> 31 | •••  | l18         | <b>l</b> 17 | ••• | 14          | lз          | 12          |
| 11111      | lo          | <b>l</b> 31 | 130         | •••  | <b>l</b> 17 | l16         | ••• | lз          | 12          | l1          |

| TABLE 2. FILL MODE SHIFT CODE DEFINITIONS — LEFT SHIFT |             |             |             |     |             |             |       |            |            |    |  |  |
|--------------------------------------------------------|-------------|-------------|-------------|-----|-------------|-------------|-------|------------|------------|----|--|--|
| Shift Code                                             | <b>Y</b> 31 | <b>Y</b> 30 | <b>Y</b> 29 | ••• | <b>Y</b> 16 | <b>Y</b> 15 | •••   | <b>Y</b> 2 | <b>Y</b> 1 | Yo |  |  |
| 00000                                                  | <b>l</b> 31 | 130         | 129         | ••• | <b>l</b> 16 | <b>l</b> 15 | •••   | 12         | l1         | lo |  |  |
| 00001                                                  | 130         | 129         | 128         | ••• | l15         | <b>l</b> 14 | •••   | 11         | lo         | 0  |  |  |
| 00010                                                  | 129         | <b>l</b> 28 | 127         | ••• | <b>l</b> 14 | <b>l</b> 13 | •••   | lo         | 0          | 0  |  |  |
| 00011                                                  | <b>l</b> 28 | <b>l</b> 27 | 126         | ••• | l13         | <b>l</b> 12 | •••   | 0          | 0          | 0  |  |  |
| •                                                      | •           | •           | •           | ••• | •           | •           | •••   | •          | •          | •  |  |  |
| •                                                      | •           | •           | •           | ••• | •           | •           | •••   | •          | •          | •  |  |  |
|                                                        | •           | •           | •           | ••• | •           | •           | •••   | •          | •          | •  |  |  |
| 01111                                                  | <b>l</b> 16 | <b>l</b> 15 | <b>l</b> 14 | ••• | l1          | lo          | •••   | 0          | 0          | 0  |  |  |
| 10000                                                  | <b>l</b> 15 | <b>l</b> 14 | <b>l</b> 13 | ••• | lo          | 0           | • • • | 0          | 0          | 0  |  |  |
| 10001                                                  | <b>l</b> 14 | <b>l</b> 13 | 112         | ••• | 0           | 0           | •••   | 0          | 0          | 0  |  |  |
| 10010                                                  | l13         | <b>l</b> 12 | <b>l</b> 11 | ••• | 0           | 0           | •••   | 0          | 0          | 0  |  |  |
|                                                        | •           | •           | •           | ••• | •           | •           | •••   | •          | •          | •  |  |  |
|                                                        | •           | •           | •           | ••• | •           | •           | •••   | •          | •          | •  |  |  |
|                                                        | •           | •           | •           | ••• | •           | •           | •••   | •          | •          | •  |  |  |
| 11100                                                  | lз          | 12          | l1          | ••• | 0           | 0           | •••   | 0          | 0          | 0  |  |  |
| 11101                                                  | 12          | l1          | lo          | ••• | 0           | 0           | •••   | 0          | 0          | 0  |  |  |
| 11110                                                  | l1          | lo          | 0           | ••• | 0           | 0           | •••   | 0          | 0          | 0  |  |  |
| 11111                                                  | lo          | 0           | 0           | ••• | 0           | 0           | •••   | 0          | 0          | 0  |  |  |

3-26

In fill mode, as in wrap mode, the shift code input represents the number of shift positions directly for left shifts, but the two's complement of the shift code results in the equivalent right shift. However, for fill mode the R/Linput can be viewed as the most significant bit of a 6-bit two's complement shift code, comprised of  $R/\overline{L}$ concatenated with the SI4-SI0 lines. Thus, a positive shift code  $(R/\overline{L} = 0)$ results in a left shift of 0-31 positions, and a negative code  $(R/\overline{L} = 1)$  a right shift of up to 32 positions. The LSH33 can thus effectively select any contiguous 32-bit field out of a (sign extended and zero filled) 96-bit "input."

#### **OUTPUT MULTIPLEXER**

The shift array outputs can be registered and then applied to a 2:1 multiplexer controlled by the MS/ $\overline{LS}$  select line. This multiplexer makes available at the output pins either the most significant or least significant 16 outputs of the shift array.

#### PRIORITY ENCODER

The 32-bit input bus drives a priority encoder which is used to determine the first significant position for purposes of normalization. The priority encoder produces a five-bit code representing the location of the first non-zero bit in the input word. Code assignment is such that the priority encoder output represents the number of shift positions required to left align the first non-zero bit of the input word. Prior to the priority encoder, the input bits are individually exclusive OR'ed with the SIGN input. This allows normalization in floating point systems using two's complement mantissa representation. A negative value in two's complement representation will cause the exclusive OR gates to invert the input data to the encoder. As a result, the leading significant digit will always be "1."



# 32-bit Barrel Shifter with Registers

| TABLE 3.   | TABLE 3. FILL MODE SHIFT CODE DEFINITIONS — RIGHT SHIFT |             |             |     |             |             |       |             |             |                 |  |  |  |  |
|------------|---------------------------------------------------------|-------------|-------------|-----|-------------|-------------|-------|-------------|-------------|-----------------|--|--|--|--|
| Shift Code | <b>Y</b> 31                                             | <b>Y</b> 30 | <b>Y</b> 29 | ••• | <b>Y</b> 16 | <b>Y</b> 15 | •••   | <b>Y</b> 2  | <b>Y</b> 1  | <b>Y</b> 0      |  |  |  |  |
| 00000      | s                                                       | s           | S           | ••• | S           | S           | •••   | s           | S           | s               |  |  |  |  |
| 00001      | S                                                       | S           | S           | ••• | S           | s           | •••   | S           | S           | <b>I</b> 31     |  |  |  |  |
| 00010      | S                                                       | S           | S           | ••• | S           | s           | •••   | S           | <b>l</b> 31 | 130             |  |  |  |  |
| 00011      | S                                                       | s           | s           | ••• | S           | S           | • • • | <b>l</b> 31 | 130         | <b>l</b> 29     |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | •••   | •           | •           | •               |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | •••   | •           | •           | •               |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | •••   | •           | •           | •               |  |  |  |  |
| 01111      | S                                                       | S           | S           | ••• | s           | S           | •••   | <b>l</b> 19 | l18         | <b>I</b> 17     |  |  |  |  |
| 10000      | S                                                       | S           | S           | ••• | s           | <b>l</b> 31 | •••   | l18         | 117         | <b>l</b> 16     |  |  |  |  |
| 10001      | S                                                       | S           | S           | ••• | <b>l</b> 31 | 130         | •••   | <b>l</b> 17 | 116         | l <sub>15</sub> |  |  |  |  |
| 10010      | S                                                       | S           | S           | ••• | 130         | 129         | •••   | <b>l</b> 16 | l15         | <b>İ</b> 14     |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | •••   | •           | •           | •               |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | •••   | •           | •           | •               |  |  |  |  |
| •          | •                                                       | •           | •           | ••• | •           | •           | •••   | •           | •           | •               |  |  |  |  |
| 11100      | S                                                       | S           | S           | ••• | 120         | <b>l</b> 19 | •••   | <b>l</b> 6  | <b>l</b> 5  | 14              |  |  |  |  |
| 11101      | S                                                       | S           | S           | ••• | <b>l</b> 19 | l18         | •••   | <b>l</b> 5  | <b>l</b> 4  | lз              |  |  |  |  |
| 11110      | S                                                       | S           | <b>l</b> 31 | ••• | <b>l</b> 18 | 117         | •••   | 14          | lз          | 12              |  |  |  |  |
| 11111      | S                                                       | <b>l</b> 31 | 130         | ••• | <b>l</b> 17 | <b>l</b> 16 | •••   | lз          | 12          | l1              |  |  |  |  |

| TABLE       | 4.          | RIORI       | TY EN | CODER       | Func        | T NOIT | ABLE |    |    |            |
|-------------|-------------|-------------|-------|-------------|-------------|--------|------|----|----|------------|
| <b>l</b> 31 | <b>1</b> 30 | <b>l</b> 29 | •••   | <b>l</b> 16 | <b>l</b> 15 | •••    | l2   | l1 | lo | Shift Code |
| 1           | Х           | Х           | •••   | Х           | Х           | •••    | Х    | Х  | Х  | 00000      |
| 0           | 1           | Χ           | •••   | Χ           | Χ           | •••    | Χ    | Χ  | Х  | 00001      |
| 0           | 0           | 1           | •••   | X           | Χ           | •••    | Χ    | Χ  | Χ  | 00010      |
| •           | •           | •           | •••   | •           | •           | •••    | •    | •  | •  | •          |
| •           | •           | •           | •••   | •           | •           | •••    | •    | •  | •  | •          |
| 0           | 0           | 0           | •••   | 1           | Χ           | •••    | Χ    | Χ  | Χ  | 01111      |
| 0           | 0           | 0           | •••   | 0           | 1           | •••    | Χ    | Χ  | Χ  | 10000      |
| 0           | 0           | 0           | •••   | 0           | 0           | •••    | Χ    | Χ  | Χ  | 10001      |
| •           | •           | •           | •••   | •           | •           | •••    | •    | •  | •  | . •        |
| •           | •           | •           | •••   | •           | •           | •••    | •    | •  |    | •          |
| 0           | 0           | 0           | •••   | 0           | 0           | •••    | 0    | 1  | Χ  | 11110      |
| 0           | 0           | 0           | •••   | 0           | 0           | •••    | 0    | 0  | 1  | 11111      |
| 0           | 0           | 0           | •••   | 0           | 0           | •••    | 0    | 0  | 0  | 11111      |

This affects only the encoder inputs; the shift array always operates on the raw input data. The priority encoder function table is shown in Table 4.

#### NORMALIZE MULTIPLEXER

The  $\overline{NORM}$  input, when asserted, results in the priority encoder output driving the internal shift code inputs directly. When using the  $\overline{NORM}$  function, the LSH33 should be placed in fill mode, with the  $R/\overline{L}$  input low.

When  $\overline{NORM}$  is high (not asserted), the SI/O4–SI/O0 port acts as the shift code input to the shifter.

#### APPLICATIONS EXAMPLES

Normalization of mantissas up to 32 bits can be accomplished directly by a single LSH33. To do this, the NORM input is asserted, and fill mode and left shift are selected. The normalized mantissa is then available at the device output in two 16-bit segments, under the control of the output data multiplexer select, the MS/LS signal.

If it is desirable to avoid the necessity of multiplexing output data in 16-bit segments, two LSH33 devices can be used in parallel. Both devices receive the same input word, with the MS/LS select line of one wired high, and the other low. Each device will then independently determine the shift distance required for normalization, and the full 32 bits of output data will be available simultaneously.



# 32-bit Barrel Shifter with Registers

| Storage temperature                       | 65°C to +150°C   |
|-------------------------------------------|------------------|
| Operating ambient temperature             |                  |
| VCC supply voltage with respect to ground |                  |
| Input signal with respect to ground       |                  |
| Signal applied to high impedance output   | –3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA            |
| Latchup current                           | > 400 mA         |

| ATING CONDITIONS To meet spec | ified electrical and switching character | istics                        |
|-------------------------------|------------------------------------------|-------------------------------|
| Mode                          | Temperature Range (Ambient)              | Supply Voltage                |
| ctive Operation, Commercial   | 0°C to +70°C                             | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |
| Active Operation, Military    | –55°C to +125°C                          | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V |

| ELECTRIC    | CAL CHARACTERISTICS Ove | er Operating Conditions (Note 4)              |     |     |             |      |
|-------------|-------------------------|-----------------------------------------------|-----|-----|-------------|------|
| Symbol      | Parameter               | Test Condition                                | Min | Тур | Max         | Unit |
| <b>V</b> OH | Output High Voltage     | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 2.4 |     |             | ٧    |
| <b>V</b> OL | Output Low Voltage      | VCC = Min., IOL = 8.0 mA                      |     |     | 0.4         | ٧    |
| <b>V</b> 1H | Input High Voltage      |                                               | 2.0 |     | <b>V</b> cc | ٧    |
| <b>V</b> IL | Input Low Voltage       | (Note 3)                                      | 0.0 |     | 0.8         | V    |
| lix         | Input Current           | Ground ≤ <b>V</b> IN ≤ <b>V</b> CC (Note 12)  |     |     | ±20         | μΑ   |
| loz         | Output Leakage Current  | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μΑ   |
| ICC1        | Vcc Current, Dynamic    | (Notes 5, 6)                                  |     | 10  | 30          | mA   |
| ICC2        | Vcc Current, Quiescent  | (Note 7)                                      |     |     | 1.5         | mA   |



# 32-bit Barrel Shifter with Registers

# SWITCHING CHARACTERISTICS — COMMERCIAL OPERATING RANGE (0°C to +70°C)

| To Output                           | LSH    | 33-40                                   | LSH    | 33-30               | LSH33-20 |                     |  |
|-------------------------------------|--------|-----------------------------------------|--------|---------------------|----------|---------------------|--|
| From Input                          | Y15-Y0 | SO4-SO <sub>0</sub>                     | Y15-Y0 | SO4-SO <sub>0</sub> | Y15-Y0   | SO4-SO <sub>0</sub> |  |
| FTI = 0, FTO = 0                    | -      |                                         |        |                     |          |                     |  |
| CLK                                 | 28     | 28                                      | 24     | 24                  | 15       | 15                  |  |
| MS/ <del>LS</del>                   | 28     | *************************************** | 24     |                     | 15       |                     |  |
| FTI = 0, FTO= 1                     |        |                                         |        |                     |          | 5                   |  |
| CLK $(\overline{NORM} = 0/1)$       | 73/40  | 55/—                                    | 58/30  | 42/                 | 20/20    | 20/—                |  |
| SI4-SI0                             | 52     |                                         | 40     | _                   | 20       |                     |  |
| $R/\overline{L}$ , $F/\overline{W}$ | 52     |                                         | 40     | <del></del> .       | 20       | _                   |  |
| MS/ <del>LS</del>                   | 28     |                                         | 24     |                     | 15       | _                   |  |
| FTI = 1, FTO = 0                    |        |                                         |        |                     |          |                     |  |
| CLK                                 | 28     | . 28                                    | 24     | 24                  | 15       | 15                  |  |
| MS/LS                               | 28     |                                         | 24     |                     | 15       | _                   |  |
| FTI = 1, FTO = 1                    |        |                                         |        |                     |          |                     |  |
| l31-l0, SIGN                        |        |                                         |        |                     |          |                     |  |
| $(\overline{NORM} = 0/1)$           | 73/40  | 55/—                                    | 58/30  | 42/—                | 20/20    | 20/—                |  |
| SI4-SI0                             | 52     |                                         | 40     |                     | 20       |                     |  |
| R/L, F/W                            | 52     |                                         | 40     |                     | 20       |                     |  |
| MS/ <del>LS</del>                   | 28     |                                         | 24     | _                   | 15       |                     |  |

| GUARANTEED MINIM | UM SETUP AN | D HOL    | D TIMES | With | RESPEC | т то С   | <b>LOCK R</b> | ISING E | EDGE N | otes 9,  | 10 (ns) |      |  |
|------------------|-------------|----------|---------|------|--------|----------|---------------|---------|--------|----------|---------|------|--|
|                  |             | LSH33-40 |         |      |        | LSH33-30 |               |         |        | LSH33-20 |         |      |  |
|                  | FTI         | = 0      | FTI     | = 1  | FTI    | = 0      | FTI           | = 1     | FTI    | = 0      | FTI     | = 1  |  |
| Input            | Setup       | Hold     | Setup   | Hold | Setup  | Hold     | Setup         | Hold    | Setup  | Hold     | Setup   | Hold |  |
| l31-l0, SIGN     | 12          | 3        | 20      | 2    | 10     | 3        | 15            | 2       | 8      | 0        | 8       | 2    |  |
| SI4-SI0          | 17          | 0        | 17      | 0    | 15     | 0        | 15            | 0       | 8      | 0        | 8       | 0    |  |
| R/L̄, F/W̄       | 12          | 0        | 12      | 0    | 10     | 0        | 10            | 0       | 8      | 0        | 8       | 0    |  |
| ĒNI, ĒNO         | 12          | 0        | 12      | 0    | 10     | 0        | 10            | 0       | 8      | 0        | 8       | 0    |  |

| TRI-STATI    | ENABLE/DISABI | LE TIMES Notes | 9, 10, 11 (ns) |
|--------------|---------------|----------------|----------------|
|              | LSH33-40      | LSH33-30       | LSH33-20       |
| <b>t</b> ENA | 20            | 17             | 15             |
| <b>t</b> DIS | 20            | 17             | 15             |

| CLOCK CYCLE TIME AND PULSE WIDTH Notes 9, 10 (ns) |          |          |          |  |  |  |
|---------------------------------------------------|----------|----------|----------|--|--|--|
|                                                   | LSH33-40 | LSH33-30 | LSH33-20 |  |  |  |
| Minimum Cycle Time                                | 30       | 20       | 15       |  |  |  |
| Highgoing Pulse                                   | 12       | 9        | 7        |  |  |  |
| Lowgoing Pulse                                    | 12       | 9        | 7        |  |  |  |

# 32-bit Barrel Shifter with Registers

# SWITCHING CHARACTERISTICS — MILITARY OPERATING RANGE (-55°C to +125°C)

| GUARANTEED MAXIMUM C      | OMBINATIONAL | DELAYS Note | s 9, 10 (ns) |                     |        |                     |
|---------------------------|--------------|-------------|--------------|---------------------|--------|---------------------|
| To Output                 | LSH          | 33-50       | LSH          | 33-40               | LSH    | 33-30               |
| From Input                | Y15-Y0       | SO4-SO0     | Y15-Y0       | SO4-SO <sub>0</sub> | Y15-Y0 | SO4-SO <sub>0</sub> |
| FTI = 0, FTO = 0          |              |             |              |                     |        |                     |
| CLK                       | 32           | 32          | 28           | 28                  | 24     | 24                  |
| MS/LS                     | 32           |             | 28           |                     | 24     |                     |
| FTI = 0, FTO= 1           |              |             |              |                     |        |                     |
| CLK (NORM = 0/1)          | 80/50        | 65/—        | 73/40        | 55/—                | 58/30  | 42/                 |
| SI4-SI0                   | 62           | _           | 52           |                     | 40     |                     |
| R/L, F/W                  | 62           | _           | 52           | _                   | 40     |                     |
| MS/ <del>LS</del>         | 32           | _           | 28           | _                   | 24     |                     |
| FTI = 1, FTO = 0          |              |             |              |                     |        |                     |
| CLK                       | 32           | 32          | 28           | 28                  | 24     | 24                  |
| MS/LS                     | 32           |             | 28           |                     | 24     | _                   |
| FTI = 1, FTO = 1          |              |             |              |                     |        |                     |
| 131-lo, SIGN              |              |             |              |                     |        |                     |
| $(\overline{NORM} = 0/1)$ | 80/50        | 65/—        | 73/40        | 55/—                | 58/30  | 42/—                |
| SI4-SI0                   | 62           | _           | 52           | <u></u>             | 40     |                     |
| R/L̄, F/W̄                | 62           |             | 52           | _                   | 40     | _                   |
| MS/LS                     | 62           | _           | 28           |                     | 24     | _                   |

|              |       | LSH33-50 |       |      | LSH33-40 |      |       |      | LSH33-30 |      |       |      |
|--------------|-------|----------|-------|------|----------|------|-------|------|----------|------|-------|------|
|              | FTI   | = 0      | FTI   | = 1  | FTI      | = 0  | FTI   | = 1  | FTI      | = 0  | FTI   | = 1  |
| Input        | Setup | Hold     | Setup | Hold | Setup    | Hold | Setup | Hold | Setup    | Hold | Setup | Hold |
| l31-l0, SIGN | 15    | 3        | 20    | 2    | 12       | 3    | 20    | 2    | 10       | 0    | 15    | 2    |
| SI4-SI0      | 20    | 0        | 20    | 0    | 17       | 0    | 17    | 0    | 15       | 0    | 15    | 0    |
| R/L, F/W     | 15    | 0        | 15    | 0    | 12       | 0    | 12    | 0    | 10       | 0    | 10    | 0    |
| ĒNI, ĒNO     | 15    | 0        | 15    | 0    | 12       | 0    | 12    | 0    | 10       | 0    | 10    | 0    |

| TRI-STATE    | TRI-STATE ENABLE/DISABLE TIMES Notes 9, 10, 11 (ns) |          |          |  |  |  |  |  |
|--------------|-----------------------------------------------------|----------|----------|--|--|--|--|--|
|              | LSH33-50                                            | LSH33-40 | LSH33-30 |  |  |  |  |  |
| <b>t</b> ENA | 22                                                  | 20       | 17       |  |  |  |  |  |
| <b>t</b> DIS | 22                                                  | 20       | 17       |  |  |  |  |  |

| CLOCK CYCLE TIME AND PULSE WIDTH Notes 9, 10 (ns) |          |          |          |  |  |  |
|---------------------------------------------------|----------|----------|----------|--|--|--|
|                                                   | LSH33-50 | LSH33-40 | LSH33-30 |  |  |  |
| Minimum Cycle Time                                | 35       | 30       | 20       |  |  |  |
| Highgoing Pulse                                   | 15       | 12       | 9        |  |  |  |
| Lowgoing Pulse                                    | 15       | 12       | 9        |  |  |  |



# 32-bit Barrel Shifter with Registers

# NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at  $-0.6\ V$  and VCC  $+0.6\ V$ . The device can withstand indefinite operation with inputs in the range of  $-0.5\ V$  to  $+7.0\ V$ . Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

 $\frac{NCV^2F}{4}$ 

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of VCC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and **V**CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.







# 32-bit Barrel Shifter with Registers



| Plastic J-Lead Chip Carrier (J2)    | Ceramic Leadless<br>Chip Carrier (K3)                                                                   | Ceramic Pin Grid Array<br>(G1)                                                                                                                                                                                                              |  |  |  |  |  |
|-------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0°C to +70°C — COMMERCIAL SCREENING |                                                                                                         |                                                                                                                                                                                                                                             |  |  |  |  |  |
| LSH33JC40                           | LSH33KC40                                                                                               | LSH33GC40                                                                                                                                                                                                                                   |  |  |  |  |  |
| LSH33JC30                           | LSH33KC30                                                                                               | LSH33GC30                                                                                                                                                                                                                                   |  |  |  |  |  |
| LSH33JC20                           | LSH33KC20                                                                                               | LSH33GC20                                                                                                                                                                                                                                   |  |  |  |  |  |
| -55°C to +125°C — Commerce          | HAL SCREENING                                                                                           |                                                                                                                                                                                                                                             |  |  |  |  |  |
|                                     | LSH33KM50                                                                                               | LSH33GM50                                                                                                                                                                                                                                   |  |  |  |  |  |
|                                     | LSH33KM40                                                                                               | LSH33GM40                                                                                                                                                                                                                                   |  |  |  |  |  |
|                                     | LSH33KM30                                                                                               | LSH33GM30                                                                                                                                                                                                                                   |  |  |  |  |  |
| -55°C to +125°C MIL-STD             | 9-883 COMPLIANT                                                                                         |                                                                                                                                                                                                                                             |  |  |  |  |  |
|                                     | LSH33KMB50                                                                                              | LSH33GMB50                                                                                                                                                                                                                                  |  |  |  |  |  |
|                                     | LSH33KMB40                                                                                              | LSH33GMB40                                                                                                                                                                                                                                  |  |  |  |  |  |
|                                     | LSH33KMB30                                                                                              | LSH33GMB30                                                                                                                                                                                                                                  |  |  |  |  |  |
|                                     |                                                                                                         |                                                                                                                                                                                                                                             |  |  |  |  |  |
|                                     | (J2)  0°C to +70°C — COMMERCIAL SUBH33JC40 LSH33JC30 LSH33JC20  -55°C to +125°C — COMMERCIAL SUBH33JC20 | (J2) Chip Carrier (K3)  0°C to +70°C — COMMERCIAL SCREENING  LSH33JC40 LSH33KC40 LSH33JC20 LSH33KC20  -55°C to +125°C — COMMERCIAL SCREENING  LSH33KM50 LSH33KM40 LSH33KM30  -55°C to +125°C — MIL-STD-883 COMPLIANT  LSH33KMB50 LSH33KMB40 |  |  |  |  |  |

3-32



# L10C23 64-bit Digital Correlator

#### **FEATURES**

- ☐ High Speed (50 MHz), Low Power (125 mW), CMOS 64-bit Digital Correlator
- ☐ Replaces TRW/Raytheon TDC1023/TMC2023
- ☐ Bit Can be Selectively Masked
- ☐ Three-State Outputs
- ☐ DESC SMD No. 5962-89711
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 24-pin Plastic DIP
  - 24-pin Ceramic DIP
  - 28-pin Ceramic LCC

#### DESCRIPTION

The L10C23 is a high speed CMOS 64-bit digital correlator. It is pinfor-pin equivalent to the TRW/Raytheon TDC1023/TMC2023. The L10C23 operates over the full military ambient temperature range using advanced CMOS technology.

The L10C23 produces the 7-bit correlation score of two input words of up to 64 bits, denoted A and B. The A and B inputs are serially shifted into two independently clocked 64-bit registers. The A register is clocked on

the rising edge of CLK A, and the B register is clocked on the rising edge of CLK B.

The outputs of the B register drive a 64-bit transparent latch, denoted the C latch. The C latch is controlled by the LCL (Load C Latch) input. A HIGH level on the LCL input causes the C latch to be transparent, allowing the contents of the B register to be applied directly to the correlator array. When the LCL input is LOW, the data in the C latch is held, so that the B input may be loaded with a new correlation reference without affecting the current reference value stored in C.

Each bit in the A register is exclusive NOR'ed with the corresponding bit in the C latch, implementing a single bit multiplication at each bit position.

The mask register, denoted by M, is a third 64-bit register, which is serially loaded from the M input on the rising edge of CLK M. Bit positions in the M register which are set to zero mask the corresponding bits in the A and C registers from participating in the correlation score. This can be used to reduce the effective length of the correlation, or to correlate against only one channel of a bit-multiplexed datastream without deinterleaving the data.

The output of the masking process is a 64-bit vector which contains ones in the locations in which A and B data match, and which are unmasked (M register contains a '1'). This 64-bit vector is applied to a pipelined digital summer which calculates the total number of ones in the vector (the correlation score). The summer network contains three pipeline stages, which are clocked on the rising edge of CLK S. Calculation of a



# 64-bit Digital Correlator

correlation score therefore requires three clock cycles, but a new result can be obtained on each cycle once the pipeline is filled.

Because a portion of the summer logic is located between the input registers and the first pipeline register, some timing restrictions exist between CLK S and CLK A, CLK B, or CLK M. CLK S may be tied to an input clock (usually CLK A) to obtain a continuously updated correlation score, delayed by three cycles from the data. Under this condition, CLK S may be skewed later than CLK A by no more than tSK to assure that the A register outputs have not changed before the S clock occurs.

Alternatively, CLK S may be asyncronous to the input clocks, as long as data is stable at the pipeline register inputs prior to the CLK S rising edge. This condition can be met by assuring that CLK S occurs at least tPS after the input clock.

The summer output represents a count of the number of matching positions in the input data streams. This 7-bit result can be inverted (one's complemented) by loading a '1' into the INV register.

Correlation values which exceed a predetermined threshold can be detected via the Threshold register and Comparator. The Threshold register is loaded with a 7-bit value via the R6-0 pins at the rising edge of CLK C and while  $\overline{\text{OE}}$  is HIGH. To achieve synchronization with the digital summer, the Threshold register contents are fed into pipeline registers clocked by CLK S. The compare flag output (CFL) goes HIGH when the summer output is equal to or greater than the contents of the Threshold register.

Cascading the L10C23 devices for longer correlation lengths and more bits of reference or data precision is easily accomplished. The A, B, and M registers have serial outputs to directly drive the corresponding inputs of succeeding devices. The correlation scores of multiple devices in such a system should be added together to obtain the overall correlation score.

Correlation on data exceeding one bit of precision can be accomplished by first calculating single-bit correlation scores at each bit position, then adding the results after weighting them appropriately. Thus, one L10C23 would be used for each bit of precision in the data.

3-34

Logic Devices' L4C381 16-bit ALU can be used to assist in adding the outputs of several L10C23 correlators. When adding several 7-bit correlation scores, advantage can be taken of the fact that the sum of two 7-bit numbers will not exceed 8 bits. Thus the L4C381 can simultaneously perform two 7-bit additions. The first two operands are applied to A6-0 and B6-0, with the result appearing on F7-0. The second pair of operands are applied to A14-8 and B14-8, with the result appearing in F15-8. The unused inputs are tied to ground. If it can be guaranteed that at least one of the input scores will not reach its maximum value of 64, then this technique can also be applied in the second tier of adders. In this case, while the inputs have 8 bits of precision, the maximum value that their sum can assume is 255, which is expressable in 8 bits.

Alternatively, when performing long correlations on relatively slow datastreams, one L4C381 can be configured using its feedback mode to accumulate the correlation scores of a number of L10C23s. To accomplish this, the outputs of all the correlators are tied together on a three-state bus. Each one is sequentially enabled and clocked into the L4C381, which accumulates the total resulting score.



# **64-bit Digital Correlator**

| XIMUM RATINGS Above which useful life may be impaired (Notes 1 | , 2, 3, 8)     |
|----------------------------------------------------------------|----------------|
| Storage temperature                                            | 65°C to +150°C |
| Operating ambient temperature                                  | 55°C to +125°C |
| Vcc supply voltage with respect to ground                      |                |
| Input signal with respect to ground                            |                |
| Signal applied to high impedance output                        |                |
| Output current into low outputs                                |                |
| Latchup current                                                |                |

# **OPERATING CONDITIONS** To meet specified electrical and switching characteristics

Mode

**Temperature Range** (Ambient)

**Supply Voltage** 4.75 V ≤ **V**CC ≤ 5.25 V

Active Operation, Commercial Active Operation, Military

0°C to +70°C -55°C to +125°C

4.50 V ≤ **V**CC ≤ 5.50 V

| ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                        |                                               |     |     |             |      |  |
|---------------------------------------------------------------|------------------------|-----------------------------------------------|-----|-----|-------------|------|--|
| Symbol                                                        | Parameter              | Test Condition                                | Min | Тур | Max         | Unit |  |
| <b>V</b> OH                                                   | Output High Voltage    | Vcc = Min., Iон = -2.0 mA                     | 3.5 |     |             | V    |  |
| <b>V</b> OL                                                   | Output Low Voltage     | VCC = Min., IOL = 4.0 mA                      |     |     | 0.5         | V    |  |
| <b>V</b> iH                                                   | Input High Voltage     |                                               | 2.0 |     | <b>V</b> cc | V    |  |
| <b>V</b> IL                                                   | Input Low Voltage      | (Note 3)                                      | 0.0 |     | 0.8         | V    |  |
| lix                                                           | Input Current          | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20         | μΑ   |  |
| loz                                                           | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μΑ   |  |
| ICC1                                                          | Vcc Current, Dynamic   | (Notes 5, 6)                                  |     | 25  | 100         | mA   |  |
| ICC2                                                          | Vcc Current, Quiescent | (Note 7)                                      |     |     | 0.5         | mA   |  |

# 64-bit Digital Correlator

# **SWITCHING CHARACTERISTICS**

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                                                |     |         |     |     |     |     |  |  |
|------------------------------------------------------------|------------------------------------------------|-----|---------|-----|-----|-----|-----|--|--|
|                                                            |                                                |     | L10C23- |     |     |     |     |  |  |
|                                                            |                                                | 5   | 50      |     | 30  |     | 20  |  |  |
| Symbol                                                     | Parameter                                      | Min | Max     | Min | Max | Min | Max |  |  |
| <b>t</b> PABM                                              | A, B, M Clock Period                           | 50  |         | 28  |     | 20  |     |  |  |
| <b>t</b> PW                                                | A, B, M, S, C Clock Pulse Width                | 20  |         | 12  |     | 8   |     |  |  |
| ts                                                         | Input Setup Time                               | 20  |         | 10  |     | 10  |     |  |  |
| tн                                                         | Input Hold Time                                | 0   |         | 0   |     | 0   |     |  |  |
| <b>t</b> BLCL                                              | B Clock to LCL Hold                            | 20  |         | 12  |     | 8   |     |  |  |
| tcs                                                        | C Clock to S Clock                             | 50  |         | 28  |     | 20  |     |  |  |
| <b>t</b> DABM                                              | A, B, M Clock to A, B, M Out                   |     | 25      |     | 20  |     | 18  |  |  |
| tPS                                                        | S Clock Period, A, B, M Clock to S Clock Delay | 50  |         | 28  |     | 20  |     |  |  |
| tsĸ                                                        | A, B, M Clock to S Clock Skew (Note 8)         |     | 3       |     | 3   |     | 3   |  |  |
| <b>t</b> DR                                                | S Clock to R6-0                                |     | 35      |     | 30  |     | 22  |  |  |
| tDC                                                        | S Clock to CFL                                 |     | 25      |     | 20  |     | 18  |  |  |
| tENA                                                       | Output Enable Time (Note 11)                   |     | 30      |     | 18  |     | 16  |  |  |
| tDIS                                                       | Output Disable Time (Note 11)                  |     | 35      |     | 16  |     | 14  |  |  |



3-36



# 64-bit Digital Correlator

# **SWITCHING CHARACTERISTICS**

|               | Parameter                                      | L10C23- |     |     |     |     |     |  |
|---------------|------------------------------------------------|---------|-----|-----|-----|-----|-----|--|
| Symbol        |                                                | 60      |     | 35  |     | 20  |     |  |
|               |                                                | Min     | Max | Min | Max | Min | Max |  |
| <b>t</b> PABM | A, B, M Clock Period                           | 58      |     | 33  |     | 20  |     |  |
| <b>t</b> PW   | A, B, M, S, C Clock Pulse Width                | 20      |     | 14  |     | 8   |     |  |
| ts            | Input Setup Time                               | 22      |     | 12  |     | 12  |     |  |
| tH            | Input Hold Time                                | 0       |     | 0   |     | 0   |     |  |
| <b>t</b> BLCL | B Clock to LCL Hold                            | 20      |     | 14  |     | 8   |     |  |
| tcs           | C Clock to S Clock                             | 58      |     | 33  |     | 20  |     |  |
| <b>t</b> DABM | A, B, M Clock to A, B, M Out                   |         | 30  |     | 23  |     | 20  |  |
| <b>t</b> PS   | S Clock Period, A, B, M Clock to S Clock Delay | 58      |     | 33  |     | 20  |     |  |
| tsĸ           | A, B, M Clock to S Clock Skew (Note 8)         |         | 3   |     | 3   |     | 3   |  |
| <b>t</b> DR   | S Clock to R6-0                                |         | 40  |     | 35  |     | 27  |  |
| tDC           | S Clock to CFL                                 |         | 30  |     | 23  |     | 18  |  |
| <b>t</b> ENA  | Output Enable Time (Note 11)                   |         | 35  |     | 20  |     | 18  |  |
| tDIS          | Output Disable Time (Note 11)                  |         | 40  |     | 18  |     | 16  |  |



# 64-bit Digital Correlator

#### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above **V**CC will be clamped beginning at -0.6 V and **V**CC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.





# **64-bit Digital Correlator**



| Speed | Plastic DIP<br>(P2)                     | Plastic DIP<br>(P1) | Ceramic DIP<br>(C4) |
|-------|-----------------------------------------|---------------------|---------------------|
|       | 0°C to +70°C — Commercial Screening     |                     |                     |
| 50 ns | L10C23NC50                              | L10C23PC50          | L10C23CC50          |
| 30 ns | L10C23NC30                              | L10C23PC30          | L10C23CC30          |
| 20 ns | L10C23NC20                              | L10C23PC20          | L10C23CC20          |
|       | -55°C to +125°C — COMMERCIAL SCREENING  |                     |                     |
| 60 ns |                                         |                     | L10C23CM60          |
| 35 ns |                                         |                     | L10C23CM35          |
| 20 ns |                                         |                     | L10C23CM20          |
|       | -55°C to +125°C — MIL-STD-883 COMPLIANT |                     |                     |
| 60 ns |                                         |                     | L10C23CMB60         |
| 35 ns |                                         |                     | L10C23CMB35         |
| 20 ns |                                         |                     | L10C23CMB20         |
|       |                                         |                     |                     |
|       |                                         |                     |                     |

3-39

# 64-bit Digital Correlator

|                | ORDERING INFORMATION                    |  |
|----------------|-----------------------------------------|--|
|                | 28-pin                                  |  |
|                | NC                                      |  |
| Speed          | Ceramic Leadless Chip Carrier<br>(K1)   |  |
|                | 0°C to +70°C — COMMERCIAL SCREENING     |  |
| 50 ns          | L10C23KC50                              |  |
| 30 ns<br>20 ns | L10C23KC30<br>L10C23KC20                |  |
|                | -55°C to +125°C — Commercial Screening  |  |
| 60 ns          | L10C23KM60                              |  |
| 35 ns<br>20 ns | L10C23KM35<br>L10C23KM20                |  |
|                | -55°C to +125°C - MIL-STD-883 COMPLIANT |  |
| 60 ns          | L10C23KMB60                             |  |
| 35 ns          | L10C23KMB35                             |  |
| 20 ns          | L10C23KMB20                             |  |



|         | Ordering Information                                  |
|---------|-------------------------------------------------------|
| 2       | Video Imaging Products                                |
| <b></b> | Arithmetic Logic Units & Special Arithmetic Functions |
| 4       | Multipliers & Multiplier-Accumulators                 |
| 5       | Register Products                                     |
|         | Peripheral Products                                   |
| 7       | FIFO Products                                         |
| 8       | Quality and Reliability                               |
| 9       | Technology and Design Features                        |
| 10      | Package Information                                   |
| 11      | Product Listing                                       |
| 12      | Sales Offices                                         |



# Multipliers & Multiplier-Accumulators



| MULTIPLIE     | RS & MULTIPLIER-ACCUMULATORS                                      | 4-1  |
|---------------|-------------------------------------------------------------------|------|
| Multipliers   |                                                                   |      |
| LMU08         | 8 x 8-bit Parallel Multiplier, Signed                             |      |
| LMU8U         | 8 x 8-bit Parallel Multiplier, Unsigned                           | 4-3  |
| LMU12         | 12 x 12-bit Parallel Multiplier                                   | 4-11 |
| LMU112        | 12 x 12-bit Parallel Multiplier, Reduced Pinout                   | 4-17 |
| LMU16         | 16 x 16-bit Parallel Multiplier                                   |      |
| LMU216        | 16 x 16-bit Parallel Multiplier, Surface Mount                    | 4-23 |
| LMU18         | 16 x 16-bit Parallel Multiplier, 32 Outputs                       | 4-31 |
| LMU217        | 16 x 16-bit Parallel Multiplier, Microprogrammable, Surface Mount | 4-39 |
| Multiplier-A  | ccumulators                                                       |      |
| LMA1009       | 12 x 12-bit Multiplier-Accumulator                                | 4-45 |
| LMA2009       | 12 x 12-bit Multiplier-Accumulator, Surface Mount                 | 4-45 |
| LMA1010       | 16 x 16-bit Multiplier-Accumulator                                | 4-53 |
| LMA2010       | 16 x 16-bit Multiplier-Accumulator, Surface Mount                 |      |
| Multiplier-St | ummers                                                            |      |
| LMS12         | 12 x 12 + 26-bit Cascadable Multiplier-Summer, FIR                | 4-61 |
|               |                                                                   |      |





# LMU08/8U 8 x 8-bit Parallel Multiplier

#### **FEATURES**

- ☐ 35 ns Worst-Case Multiply Time
- ☐ Low Power CMOS Technology
- ☐ LMU08 Replaces TRW TMC208K
- ☐ LMU8U Replaces TRW TMC28KU
- ☐ Two's Complement (LMU08), or Unsigned Operands (LMU8U)
- ☐ Three-State Outputs
- ☐ DESC SMD No. 5962-88739
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 40-pin Plastic DIP
  - 40-pin Ceramic DIP
  - 44-pin Plastic LCC, J-Lead
  - 44-pin Ceramic LCC

### DESCRIPTION

The LMU08 and LMU8U are highspeed, low power 8-bit parallel multipliers. They are pin-for-pin equivalents with TRW TMC208K and TMC28KU type multipliers. Full military ambient temperature range operation is attained by the use of advanced CMOS technology.

Both the LMU08 and the LMU8U produce the 16-bit product of two 8-bit numbers. The LMU08 accepts operands in two's complement format, and produces a two's complement result. The product is provided in two halves with the sign bit replicated as the most significant bit of both halves.

This facilitates use of the LMU08 product as a double precision operand in 8-bit systems. The LMU8U operates on unsigned data, producing an unsigned magnitude result.

Both the LMU08 and the LMU8U feature independently controlled registers for both inputs and the product, which along with three-state outputs allows easy interfacing with microprocessor busses. Provision is made in the LMU08 and LMU8U for proper rounding of the product to 8-bit precision. The round input is loaded at the rising edge of the logical OR of CLK A and CLK B for the LMU08. The LMU8U latches RND on the rising edge of CLK A only. In either case, a '1' is added in the most significant position of the lower product byte when RND is asserted. Subsequent truncation of the least significant product byte results in a correctly rounded 8-bit result.





# 8 x 8-bit Parallel Multiplier

### FIGURE 1A. INPUT FORMATS

Air

BIN

### LMU08 Fractional Two's Complement -

### — LMU08 Integer Two's Complement -

### LMU8U Unsigned Fractional -

### — LMU8U Unsigned Integer —

### FIGURE 1B. OUTPUT FORMATS

MSP

LSP

#### LMU08 Fractional Two's Complement -

### LMU08 Integer Two's Complement -

### — LMU8U Unsigned Fractional -

### LMU8U Unsigned Integer



# 8 x 8-bit Parallel Multiplier

| Storage temperature                       | 65°C to +150°C   |
|-------------------------------------------|------------------|
| Operating ambient temperature             | –55°C to +125°C  |
| Vcc supply voltage with respect to ground | 0.5 V to +7.0 V  |
| nput signal with respect to ground        |                  |
| Signal applied to high impedance output   | –3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA            |

|  |  |  |  | aracteristics |
|--|--|--|--|---------------|
|  |  |  |  |               |
|  |  |  |  |               |
|  |  |  |  |               |
|  |  |  |  |               |
|  |  |  |  |               |
|  |  |  |  |               |
|  |  |  |  |               |
|  |  |  |  |               |

Mode

**Temperature Range** (Ambient)

**Supply Voltage** 

Active Operation, Commercial

0°C to +70°C

 $4.75~\text{V} \leq \text{V}\text{CC} \leq 5.25~\text{V}$ 

Active Operation, Military -55°C to +125°C

4.50 V ≤ **V**CC ≤ 5.50 V

| ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                        |                                               |     |     |             |      |
|---------------------------------------------------------------|------------------------|-----------------------------------------------|-----|-----|-------------|------|
| Symbol                                                        | Parameter              | Test Condition                                | Min | Тур | Max         | Unit |
| <b>V</b> OH                                                   | Output High Voltage    | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 3.5 |     |             | V    |
| <b>V</b> OL                                                   | Output Low Voltage     | VCC = Min., IOL = 8.0 mA                      |     |     | 0.5         | V    |
| <b>V</b> iH                                                   | Input High Voltage     |                                               | 2.0 |     | <b>V</b> CC | V    |
| <b>V</b> IL                                                   | Input Low Voltage      | (Note 3)                                      | 0.0 |     | 0.8         | V    |
| lix                                                           | Input Current          | Ground ≤ ViN ≤ VCC (Note 12)                  |     |     | ±20         | μА   |
| loz                                                           | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μΑ   |
| ICC1                                                          | Vcc Current, Dynamic   | (Notes 5, 6)                                  |     | 8   | 24          | mA   |
| ICC2                                                          | Vcc Current, Quiescent | (Note 7)                                      |     |     | 1.0         | mA   |

## 8 x 8-bit Parallel Multiplier

### **SWITCHING CHARACTERISTICS**

| Сомме        | Commercial Operating Range (0°C to +70°C) Notes 9, 10 (ns) |     |       |     |     |     |     |  |
|--------------|------------------------------------------------------------|-----|-------|-----|-----|-----|-----|--|
|              |                                                            |     |       |     |     |     |     |  |
|              |                                                            | 7   | 70 50 |     |     |     | 35  |  |
| Symbol       | Parameter                                                  | Min | Max   | Min | Max | Min | Max |  |
| tMC          | Clocked Multiply Time                                      |     | 70    |     | 50  |     | 35  |  |
| <b>t</b> PW  | Clock Pulse Width                                          | 20  |       | 20  |     | 10  |     |  |
| <b>t</b> s   | Input Register Setup Time                                  | 14  |       | 14  |     | 14  |     |  |
| t∺           | Input Register Hold Time                                   | 4   | -     | 0   |     | 0   |     |  |
| <b>t</b> D   | Output Delay                                               |     | 25    |     | 20  |     | 20  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)                  |     | 24    |     | 22  |     | 22  |  |
| tDIS         | Three-State Output Disable Delay (Note 11)                 |     | 22    |     | 20  |     | 20  |  |

| MILITAR      | MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |     |           |     |     |     |     |  |
|--------------|-------------------------------------------------------------|-----|-----------|-----|-----|-----|-----|--|
|              |                                                             |     | LMU08/8U- |     |     |     |     |  |
|              |                                                             | ç   | 90        | 6   | 0   | 4   | 15  |  |
| Symbol       | Parameter                                                   | Min | Max       | Min | Max | Min | Max |  |
| tMC          | Clocked Multiply Time                                       |     | 90        |     | 60  |     | 45  |  |
| <b>t</b> PW  | Clock Pulse Width                                           | 25  |           | 20  |     | 15  |     |  |
| ts           | Input Register Setup Time                                   | 20  |           | 15  |     | 15  |     |  |
| tн           | Input Register Hold Time                                    | 5   |           | 0   |     | 0   |     |  |
| <b>t</b> D   | Output Delay                                                |     | 35        |     | 22  |     | 22  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)                   |     | 35        |     | 24  |     | 24  |  |
| <b>t</b> DIS | Three-State Output Disable Delay (Note 11)                  |     | 35        |     | 22  |     | 22  |  |



4-6



### 8 x 8-bit Parallel Multiplier

### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC +0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



### 8 x 8-bit Parallel Multiplier



| Speed          | Plastic DIP<br>(P3)     | Ceramic DIP<br>(C11)                      | Plastic J-Lead<br>Chip Carrier (J1) | Ceramic Leadless<br>Chip Carrier (K2) |  |  |
|----------------|-------------------------|-------------------------------------------|-------------------------------------|---------------------------------------|--|--|
|                | 0°C to +70°C — COMMERCI | AL SCREENING                              |                                     |                                       |  |  |
| 70 ns          | LMU08PC70               |                                           | LMU08JC70                           |                                       |  |  |
| 50 ns          | LMU08PC50               |                                           | LMU08JC50                           |                                       |  |  |
| 35 ns          | LMU08PC35               |                                           | LMU08JC35                           |                                       |  |  |
|                | –55°С to +125°С — Сомм  | ERCIAL SCREENING                          |                                     |                                       |  |  |
|                |                         |                                           |                                     |                                       |  |  |
|                | FE°C to .135°C MIL 6    | CTD 992 Cours were                        |                                     |                                       |  |  |
| 90 ns          | -55°C to +125°C — MIL-S |                                           |                                     | I MI IOSKMB90                         |  |  |
| 90 ns<br>60 ns | -55°C to +125°C — MIL-S | STD-883 COMPLIANT  LMU08CMB90  LMU08CMB60 |                                     | LMU08KMB90<br>LMU08KMB60              |  |  |

4-8



### 8 x 8-bit Parallel Multiplier



| Speed                   | Plastic DIP<br>(P3)                 | Ceramic DIP<br>(C11)     | Plastic J-Lead<br>Chip Carrier (J1) | Ceramic Leadless<br>Chip Carrier (K2) |
|-------------------------|-------------------------------------|--------------------------|-------------------------------------|---------------------------------------|
| 100                     | 0°C to +70°C — COMMERCIA            | AL SCREENING             |                                     |                                       |
| 70 ns<br>50 ns<br>35 ns | LMU8UPC70<br>LMU8UPC50<br>LMU8UPC35 |                          | LMU8UJC70<br>LMU8UJC50<br>LMU8UJC35 |                                       |
| 9.55                    | -55°C to +125°C — Commi             | ERCIAL SCREENING         |                                     |                                       |
|                         | -55°C to +125°C — MIL-S             |                          |                                     |                                       |
| 90 ns  <br>60 ns        |                                     | LMU8UCMB90<br>LMU8UCMB60 |                                     | LMU8UKMB90<br>LMU8UKMB60              |
| 45 ns                   |                                     | LMU8UCMB45               |                                     | LMU8UKMB45                            |





# LMU12

# 12 x 12-bit Parallel Multiplier

#### **FEATURES**

- ☐ 35 ns Worst-Case Multiply Time
- ☐ Low Power CMOS Technology
- ☐ Replaces TRW MPY012H
- ☐ Two's Complement, Unsigned, or Mixed Operands
- ☐ Three-State Outputs
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 64-pin Sidebraze, Hermetic DIP
  - 68-pin Ceramic PGA

### DESCRIPTION

The LMU12 is a high-speed, low power 12-bit parallel multiplier. It is pin and functionally compatible with TRW MPY012H devices. Full military ambient temperature range operation is attained by the use of advanced CMOS technology.

The LMU12 produces the 24-bit product of two 12-bit numbers. Data present at the A inputs, along with the TCA control bit, is loaded into the A register on the rising edge of CLK A. B data and the TCB control bit are similarly loaded by CLK B.

The TCA and TCB controls specify the A and B operands as two's complement when HIGH, or unsigned magnitude when LOW.

RND is loaded on the rising edge of the logical OR of CLK A and CLK B. RND, when HIGH, adds '1' to the most significant bit position of the least significant half of the product. Subsequent truncation of the 12 least significant bits produces a result correctly rounded to 12-bit precision.

At the output, the Right Shift control (RS) selects either of two output formats. RS LOW produces a 23-bit product with a copy of the sign bit inserted in the MSB position of the least significant half. RS HIGH gives a full 24-bit product. Two 12-bit output registers are provided to hold the most and least significant halves of the result (MSP and LSP) as defined by RS. These registers are loaded on the rising edge of CLK M and CLK L respectively. For asynchronous output, these registers may be made transparent by setting the feed through control (FT) HIGH.



# 12 x 12-bit Parallel Multiplier

| FIGURE 1A. INPUT FORMATS                               |                                                        |
|--------------------------------------------------------|--------------------------------------------------------|
| Ain                                                    | BIN                                                    |
| Fractional Two's Complem                               | nent (TCA, TCB = 1)                                    |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |
| Integer Two's Compleme                                 | ent (TCA, TCB = 1)                                     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |
| Unsigned Fractional (                                  | TCA, TCB = 0)                                          |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |
|                                                        | CA, TCB = 0)                                           |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  |





# 12 x 12-bit Parallel Multiplier

| Storage temperature                       | 65°C to +150°C   |
|-------------------------------------------|------------------|
| Operating ambient temperature             | –55°C to +125°C  |
| Vcc supply voltage with respect to ground | –0.5 V to +7.0 V |
| Input signal with respect to ground       | –3.0 V to +7.0 V |
| Signal applied to high impedance output   | –3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA            |
| Latchup current                           | > 400 mA         |

# **OPERATING CONDITIONS** To meet specified electrical and switching characteristics

| Mode                         | Temperature Range (Ambient) | Supply Voltage                                            |
|------------------------------|-----------------------------|-----------------------------------------------------------|
| Active Operation, Commercial | 0°C to +70°C                | $4.75~V \leq \textbf{V} \text{CC} \leq 5.25~V$            |
| Active Operation, Military   | −55°C to +125°C             | $4.50~\text{V} \leq \text{V}\text{CC} \leq 5.50~\text{V}$ |

| ELECTRIC    | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                                               |     |     |             |      |  |  |  |  |
|-------------|---------------------------------------------------------------|-----------------------------------------------|-----|-----|-------------|------|--|--|--|--|
| Symbol      | Parameter                                                     | Test Condition                                | Min | Тур | Max         | Unit |  |  |  |  |
| <b>V</b> OH | Output High Voltage                                           | <b>V</b> cc = Min., <b>I</b> он = -2.0 mA     | 3.5 |     |             | ٧    |  |  |  |  |
| <b>V</b> OL | Output Low Voltage                                            | VCC = Min., IOL = 8.0 mA                      |     |     | 0.5         | ٧    |  |  |  |  |
| <b>V</b> iH | Input High Voltage                                            |                                               | 2.0 |     | <b>V</b> CC | ٧    |  |  |  |  |
| <b>V</b> IL | Input Low Voltage                                             | (Note 3)                                      | 0.0 |     | 0.8         | ٧    |  |  |  |  |
| lix         | Input Current                                                 | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20         | μА   |  |  |  |  |
| loz         | Output Leakage Current                                        | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μА   |  |  |  |  |
| ICC1        | Vcc Current, Dynamic                                          | (Notes 5, 6)                                  |     | 12  | 25          | mA   |  |  |  |  |
| ICC2        | Vcc Current, Quiescent                                        | (Note 7)                                      |     |     | 1.0         | mA   |  |  |  |  |

4-13

12 x 12-bit Parallel Multiplier

### **SWITCHING CHARACTERISTICS**

|              |                                            | LMU12- |     |     |     |     |     |  |  |
|--------------|--------------------------------------------|--------|-----|-----|-----|-----|-----|--|--|
|              |                                            | 6      | 5   | 45  |     | 3   | 5   |  |  |
| Symbol       | Parameter                                  | Min    | Max | Min | Max | Min | Max |  |  |
| tMC          | Clocked Multiply Time                      |        | 65  |     | 45  |     | 35  |  |  |
| tmuc         | Unclocked Multiply Time                    |        | 95  |     | 65  |     | 55  |  |  |
| <b>t</b> PW  | Clock Pulse Width                          | 25     |     | 15  |     | 15  |     |  |  |
| ts           | Input Register Setup Time                  | 18     |     | 15  |     | 12  |     |  |  |
| tH           | Input Register Hold Time                   | 2      |     | 2   |     | 2   |     |  |  |
| <b>t</b> D   | Output Delay                               |        | 26  |     | 25  |     | 25  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |        | 22  |     | 22  |     | 20  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11) |        | 20  |     | 20  |     | 18  |  |  |

|              |                                            | LMU12- |     |     |     |     |     |  |  |
|--------------|--------------------------------------------|--------|-----|-----|-----|-----|-----|--|--|
|              |                                            | 7      | 75  | 5   | 5   | 4   | 15  |  |  |
| Symbol       | Parameter                                  | Min    | Max | Min | Max | Min | Max |  |  |
| tMC          | Clocked Multiply Time                      |        | 75  |     | 55  |     | 45  |  |  |
| tMUC         | Unclocked Multiply Time                    |        | 110 |     | 75  |     | 65  |  |  |
| <b>t</b> PW  | Clock Pulse Width                          | 25     |     | 20  |     | 15  |     |  |  |
| ts           | Input Register Setup Time                  | 18     |     | 15  |     | 15  |     |  |  |
| tн           | Input Register Hold Time                   | 2      |     | 2   |     | 2   |     |  |  |
| <b>t</b> D   | Output Delay                               |        | 30  |     | 30  |     | 25  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |        | 26  |     | 26  |     | 24  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11) |        | 24  |     | 24  |     | 22  |  |  |



4-14



### 12 x 12-bit Parallel Multiplier

### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC +0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

 $\frac{NCV^2F}{4}$ 

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

4-15

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



# 12 x 12-bit Parallel Multiplier

| 64-pin         |                                                                                                            |                                                                                                          | 68-                   | pin         |       |           |          |                  |                             |                                        |                  |              |                        |                                               |
|----------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------|-------------|-------|-----------|----------|------------------|-----------------------------|----------------------------------------|------------------|--------------|------------------------|-----------------------------------------------|
|                | A7                                                                                                         | 64 ] A8<br>63 ] A9<br>62 ] A10                                                                           |                       | 1           | 2     | 3         | 4        | 5                | 6                           | 7                                      | 8                | 9            | 10                     | 11                                            |
|                | A4                                                                                                         | 61                                                                                                       | A<br>B<br>C           | ▼ ○ Ri ○ Ri |       | O A0 O A1 | A2<br>A3 | A4<br>OA5        | A6 O A7                     | A8<br>OA9                              | A10              |              | O RND                  |                                               |
|                | R3                                                                                                         | 53                                                                                                       | D<br>E<br>F<br>G<br>H |             |       |           | (i.e.,   | Throu            | 「op Vie<br>ugh Pa<br>onent⊹ | ckage                                  | inout)           |              | OBOBOSOBOB<br>BBOSOBOB |                                               |
|                | GND   24<br>FT   25<br>RS   26<br>CLK L   27<br>CLK M   28<br>R12   29<br>R13   30<br>R14   31<br>R15   32 | 41   TCB<br>40   R23<br>39   R22<br>38   R21<br>37   R20<br>36   R19<br>35   R18<br>34   R17<br>33   R16 | J<br>K<br>L           | OF OF OF    | OROFO | CLK N     | $\circ$  | R14<br>C)<br>R15 | R16<br>C<br>R17             | R18 C R19                              | R20<br>C)<br>R21 | R22<br>O R23 | B10 TCB NC             | B <sub>7</sub> B <sub>9</sub> B <sub>11</sub> |
| eed            | Sidebraze H<br>(D                                                                                          |                                                                                                          |                       |             |       | Co        | eram     |                  | in Gı<br>G2)                | rid A                                  | rray             |              |                        |                                               |
|                | 70°C — COMMERCIA                                                                                           | · ·                                                                                                      |                       |             |       |           |          | ('               | GZ)                         |                                        |                  |              |                        |                                               |
| ns<br>ns<br>ns | LMU12<br>LMU12<br>LMU12                                                                                    | 2DC65<br>2DC45                                                                                           |                       |             |       |           | L        | .MU1             | 12GC<br>12GC<br>12GC        | 245                                    |                  |              |                        |                                               |
|                | ) +125°С — Сомме                                                                                           | RCIAL SCREENING                                                                                          |                       |             |       |           |          |                  |                             | (************************************* |                  |              |                        |                                               |
| _55°C to       | LMU12                                                                                                      |                                                                                                          |                       |             |       |           | L        | MU1              | 12GN<br>12GN<br>12GN        | 155                                    |                  |              |                        |                                               |
| -55°C to       | LMU12<br>LMU12                                                                                             |                                                                                                          |                       |             |       |           |          |                  |                             |                                        |                  |              |                        |                                               |
| ns<br>ns<br>ns |                                                                                                            | 2DM45 TD-883 COMPLIANT                                                                                   |                       |             |       |           |          |                  | 2GM                         |                                        |                  |              |                        |                                               |



# **LMU112**

# 12 x 12-bit Parallel Multiplier

### **FEATURES**

- ☐ 50 ns Worst-Case Multiply Time
- ☐ Low Power CMOS Technology
- ☐ Replaces TRW MPY112K
- ☐ Two's Complement or Unsigned Operands
- ☐ Three-State Outputs
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 48-pin Plastic DIP
  - 48-pin Sidebraze, Hermetic DIP
  - 52-pin Plastic LCC, J-Lead

### DESCRIPTION

The **LMU112** is a high-speed, low power 12-bit parallel multiplier built using advanced CMOS technology. The LMU112 is pin and functionally compatible with TRW's MPY112K.

The A and B input operands are loaded into their respective registers on the rising edge of the separate clock inputs (CLK A and CLK B). Two's complement or unsigned magnitude operands are accommodated via the operand control bit (TC)

which is loaded along with the B operands. The operands are specified to be in two's complement format when TC is asserted and unsigned magnitude when TC is deasserted. Mixed mode operation is not allowed.

For two's complement operands, the 17 most significant bits at the output of the asynchronous multiplier array are shifted one bit position to the left. This is done to discard the redundant copy of the sign-bit, which is in the most significant bit position, and extend the bit precision by one bit. The result is then truncated to the 16 MSB's and loaded into the output register on the rising edge of CLK B.

The contents of the output register are made available via three-state buffers by asserting  $\overline{OE}$ . When  $\overline{OE}$  is deasserted, the outputs (R23-8) are in the high impedance state.





# 12 x 12-bit Parallel Multiplier

| FIGURE 1A. INPUT FORMATS                                                                                                |                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Ain                                                                                                                     | Bin                                                                                                                     |
| Fractional Two's Complem                                                                                                | nent (TC = 1)                                                                                                           |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                  | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                  |
| Integer Two's Compleme                                                                                                  | nt (TC = 1)                                                                                                             |
| 11 10 9 2 1 0<br>-2 <sup>11</sup> 2 <sup>10</sup> 2 <sup>9</sup> 2 <sup>2</sup> 2 <sup>1</sup> 2 <sup>0</sup><br>(Sign) | 11 10 9 2 1 0<br>-2 <sup>11</sup> 2 <sup>10</sup> 2 <sup>9</sup> 2 <sup>2</sup> 2 <sup>1</sup> 2 <sup>0</sup><br>(Sign) |
|                                                                                                                         | TC = 0)                                                                                                                 |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                  | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                  |
|                                                                                                                         | C = 0)                                                                                                                  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                   | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                   |

| MSP                                                                                                                      | LSP                                                                              |  |
|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|
| Fractional Two's Co                                                                                                      | mplement ———                                                                     |  |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                   | 11 10 9 8<br>2 <sup>-12</sup> 2 <sup>-13</sup> 2 <sup>-14</sup> 2 <sup>-15</sup> |  |
| Integer Two's Con                                                                                                        | plement                                                                          |  |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                   | 11 10 9 8<br>2 <sup>10</sup> 2 <sup>9</sup> 2 <sup>8</sup> 2 <sup>7</sup>        |  |
| ———Unsigned Frac                                                                                                         | tional ————                                                                      |  |
| 23 22 21  14 13 12<br>2 <sup>-1</sup> 2 <sup>-2</sup> 2 <sup>-3</sup> 2 <sup>-10</sup> 2 <sup>-11</sup> 2 <sup>-12</sup> | 11 10 9 8<br>2 <sup>-13</sup> 2 <sup>-14</sup> 2 <sup>-15</sup> 2 <sup>-16</sup> |  |
| Unsigned Inte                                                                                                            | eger                                                                             |  |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                   | 11 10 9 8<br>2 <sup>11</sup> 2 <sup>10</sup> 2 <sup>9</sup> 2 <sup>8</sup>       |  |



# LMU112 12 x 12-bit Parallel Multiplier

| Storage temperature                       | 65°C to +150°C   |
|-------------------------------------------|------------------|
| Operating ambient temperature             | 55°C to +125°C   |
| Vcc supply voltage with respect to ground | 0.5 V to +7.0 V  |
| Input signal with respect to ground       | –3.0 V to +7.0 V |
| Signal applied to high impedance output   | 3.0 V to +7.0 V  |
| Output current into low outputs           | 25 mA            |
| Latchup current                           | > 400 mA         |

|  |  |  | aracteristics |
|--|--|--|---------------|
|  |  |  |               |
|  |  |  |               |

| Mode                         | Temperature Range (Ambient) | Supply Voltage                                               |
|------------------------------|-----------------------------|--------------------------------------------------------------|
| Active Operation, Commercial | 0°C to +70°C                | $4.75~\text{V} \leq \text{V}_{\text{CC}} \leq 5.25~\text{V}$ |
| Active Operation, Military   | −55°C to +125°C             | $4.50~\text{V} \leq \text{V}\text{CC} \leq 5.50~\text{V}$    |

| ELECTRIC    | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                                               |     |     |     |      |  |  |  |  |
|-------------|---------------------------------------------------------------|-----------------------------------------------|-----|-----|-----|------|--|--|--|--|
| Symbol      | Parameter                                                     | Test Condition                                | Min | Тур | Max | Unit |  |  |  |  |
| <b>V</b> OH | Output High Voltage                                           | VCC = Min., IOH = -2.0 mA                     | 3.5 |     |     | ٧    |  |  |  |  |
| <b>V</b> OL | Output Low Voltage                                            | <b>V</b> CC = Min., <b>I</b> OL = 8.0 mA      |     |     | 0.5 | V    |  |  |  |  |
| <b>V</b> iH | Input High Voltage                                            |                                               | 2.0 |     | Vcc | V    |  |  |  |  |
| <b>V</b> iL | Input Low Voltage                                             | (Note 3)                                      | 0.0 |     | 0.8 | V    |  |  |  |  |
| lix         | Input Current                                                 | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20 | μА   |  |  |  |  |
| loz         | Output Leakage Current                                        | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20 | μА   |  |  |  |  |
| ICC1        | Vcc Current, Dynamic                                          | (Notes 5, 6)                                  |     | 10  | 20  | mA   |  |  |  |  |
| ICC2        | Vcc Current, Quiescent                                        | (Note 7)                                      |     |     | 1.0 | mA   |  |  |  |  |

4-19

rices incorporated 12 x 12-bit Parallel Multiplier

### **SWITCHING CHARACTERISTICS**

| Сомме      | RCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns | ;)  | erania arang |     |     |  |  |  |  |
|------------|------------------------------------------------------|-----|--------------|-----|-----|--|--|--|--|
|            |                                                      |     | LMU112-      |     |     |  |  |  |  |
|            |                                                      | 6   | 60           | 50  |     |  |  |  |  |
| Symbol     | Parameter                                            | Min | Max          | Min | Max |  |  |  |  |
| tMC        | Clocked Multiply Time                                |     | 60           |     | 50  |  |  |  |  |
| tpw        | Clock Pulse Width                                    | 15  |              | 15  |     |  |  |  |  |
| ts         | Input Register Setup Time                            | 15  |              | 15  |     |  |  |  |  |
| tΗ         | Input Register Hold Time                             | 3   |              | 3   |     |  |  |  |  |
| <b>t</b> D | Output Delay                                         |     | 25           |     | 25  |  |  |  |  |
| tENA       | Three-State Output Enable Delay (Note 11)            |     | 25           |     | 25  |  |  |  |  |
| tDIS       | Three-State Output Disable Delay (Note 11)           |     | 25           |     | 25  |  |  |  |  |

| WIILITAH    | Y OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) | U (ns) |     |     |     |  |  |  |
|-------------|------------------------------------------------------|--------|-----|-----|-----|--|--|--|
|             |                                                      |        | 65  |     |     |  |  |  |
| Symbol      | Parameter                                            | Min    | Max | Min | Max |  |  |  |
| tMC         | Clocked Multiply Time                                |        | 65  |     | 55  |  |  |  |
| <b>t</b> PW | Clock Pulse Width                                    | 20     |     | 20  |     |  |  |  |
| ts          | Input Register Setup Time                            | 15     |     | 15  |     |  |  |  |
| tн          | Input Register Hold Time                             | 3      |     | 3   |     |  |  |  |
| <b>t</b> D  | Output Delay                                         |        | 30  |     | 30  |  |  |  |
| tENA        | Three-State Output Enable Delay (Note 11)            |        | 30  |     | 30  |  |  |  |
| tDIS        | Three-State Output Disable Delay (Note 11)           |        | 30  |     | 30  |  |  |  |





### 12 x 12-bit Parallel Multiplier

### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above **V**CC will be clamped beginning at –0.6 V and **V**CC + 0.6 V. The device can withstand indefinite operation with inputs in the range of –0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

VCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of VCC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and  $\mathbf{V}$ CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



### 12 x 12-bit Parallel Multiplier



# LOGIC DEVICES INCORPORATED

# LMU16/216

# 16 x 16-bit Parallel Multiplier

### **FEATURES**

- ☐ 45 ns Worst-Case Multiply Time
- ☐ Low Power CMOS Technology
- ☐ Replaces TRW MPY016/TMC216, Cypress CY7C516, IDT 7216L, and AMD Am29516
- ☐ Two's Complement, Unsigned, or Mixed Operands
- ☐ Three-State Outputs
- ☐ DESC SMD No. 5962-86873
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 64-pin Sidebraze, Hermetic DIP
  - 68-pin Ceramic PGA
  - 68-pin Plastic LCC, J-Lead
  - 68-pin Ceramic LCC

### **DESCRIPTION**

The LMU16 and LMU216 are highspeed, low power 16-bit parallel multipliers. The LMU16 and LMU216 are functionally identical; they differ only in packaging. Full military ambient temperature range operation is attained by the use of advanced CMOS technology.

The LMU16 and LMU216 produce the 32-bit product of two 16-bit numbers. Data present at the A inputs, along with the TCA control bit, is loaded into the A register on the rising edge of CLK A. B data and the TCB control bit are similarly loaded by CLK B. The TCA and TCB controls specify the A and B operands as two's complement when HIGH, or unsigned magnitude when LOW.

RND is loaded on the rising edge of the logical OR of CLK A and CLK B. RND, when HIGH, adds '1' to the most significant bit position of the least significant half of the product. Subsequent truncation of the 16 least significant bits produces a result correctly rounded to 16-bit precision.

At the output, the Right Shift control (RS) selects either of two output formats. RS LOW produces a 31-bit product with a copy of the sign bit inserted in the MSB postion of the least significant half. RS HIGH gives a full 32-bit product. Two 16-bit output registers are provided to hold the most and least significant halves of the result (MSP and LSP) as defined by RS. These registers are loaded on the rising edge of CLK M and CLK L respectively. For asynchronous output, these registers may be made transparent by setting the feed through control (FT) HIGH.

The two halves of the product may be routed to a single 16-bit three-state output port (MSP) via a multiplexer.

MSPSEL LOW causes the MSP outputs to be driven by the most significant half of the result. MSPSEL HIGH routes the least significant half of the result to the MSP outputs. In addition, the LSP is available via the B port through a separate three-state buffer.

The output multiplexer control MSPSEL uses a pin which is a supply ground in the TRW MPY016H/TMC216H. When this control is LOW (GND), the function is that of the MPY016H/TMC216H, thus allowing full compatibility.





### 16 x 16-bit Parallel Multiplier

| FIGURE 1A. INPUT FORMATS                                                                                           |                                                                              |
|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| Ain                                                                                                                | Bin                                                                          |
| Fractional Two's Compl                                                                                             | lement (TCA, TCB = 1)                                                        |
| 15 14 13 2 1 0<br>-2° 2 <sup>-1</sup> 2 <sup>-2</sup> 2 <sup>-13</sup> 2 <sup>-14</sup> 2 <sup>-15</sup><br>(Sign) | 15 14 13 $2$ 1 0<br>$-2^{0} 2^{-1} 2^{-2} 2^{-13} 2^{-14} 2^{-15}$<br>(Sign) |
| Integer Two's Comple                                                                                               | ement (TCA, TCB = 1)                                                         |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                             | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                       |
| Unsigned Fraction                                                                                                  | al (TCA, TCB = 0)————                                                        |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                             | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                       |
| Unsigned Integer                                                                                                   | \(\frac{1}{2}\)                                                              |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                             | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                       |





# 16 x 16-bit Parallel Multiplier

| Storage temperature                       | –65°C to +150°C  |
|-------------------------------------------|------------------|
| Operating ambient temperature             | –55°C to +125°C  |
| Vcc supply voltage with respect to ground | –0.5 V to +7.0 V |
| Input signal with respect to ground       |                  |
| Signal applied to high impedance output   | –3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA            |
| Latchup current                           | > 400 mA         |

# **OPERATING CONDITIONS** To meet specified electrical and switching characteristics

| Mode                         | Temperature Range (Ambient) | Supply Voltage                                            |
|------------------------------|-----------------------------|-----------------------------------------------------------|
| Active Operation, Commercial | 0°C to +70°C                | $4.75~V \leq \textbf{V} \text{CC} \leq 5.25~V$            |
| Active Operation, Military   | -55°C to +125°C             | $4.50~\text{V} \leq \text{V}\text{CC} \leq 5.50~\text{V}$ |

| ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                        |                                               |     |     |     |      |  |
|---------------------------------------------------------------|------------------------|-----------------------------------------------|-----|-----|-----|------|--|
| Symbol                                                        | Parameter              | Test Condition                                | Min | Тур | Max | Unit |  |
| <b>V</b> OH                                                   | Output High Voltage    | VCC = Min., IOH = -2.0 mA                     | 3.5 |     |     | ٧    |  |
| <b>V</b> OL                                                   | Output Low Voltage     | VCC = Min., IOL = 8.0 mA                      |     |     | 0.5 | V    |  |
| <b>V</b> iH                                                   | Input High Voltage     |                                               | 2.0 |     | Vcc | ٧    |  |
| <b>V</b> IL                                                   | Input Low Voltage      | (Note 3)                                      | 0.0 |     | 0.8 | ٧    |  |
| lix                                                           | Input Current          | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20 | μА   |  |
| loz                                                           | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20 | μА   |  |
| ICC1                                                          | Vcc Current, Dynamic   | (Notes 5, 6)                                  |     | 12  | 25  | mA   |  |
| ICC2                                                          | Vcc Current, Quiescent | (Note 7)                                      |     |     | 1.0 | mA   |  |

# 16 x 16-bit Parallel Multiplier

### **SWITCHING CHARACTERISTICS**

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                                            |            |     |     |     |     |     |  |  |
|------------------------------------------------------------|--------------------------------------------|------------|-----|-----|-----|-----|-----|--|--|
|                                                            |                                            | LMU16/216- |     |     |     |     |     |  |  |
|                                                            |                                            | (          | 65  |     | 5   | 4   | 15  |  |  |
| Symbol                                                     | Parameter                                  | Min        | Max | Min | Max | Min | Max |  |  |
| tMC                                                        | Clocked Multiply Time                      |            | 65  |     | 55  |     | 45  |  |  |
| tmuc                                                       | Unclocked Multiply Time                    |            | 85  |     | 75  |     | 65  |  |  |
| tpw                                                        | Clock Pulse Width                          | 15         |     | 15  |     | 15  |     |  |  |
| ts                                                         | Input Setup Time                           | 15         |     | 15  |     | 15  |     |  |  |
| tн                                                         | Input Hold Time                            | 1          |     | 1   |     | 1   |     |  |  |
| <b>t</b> D                                                 | Output Delay                               |            | 30  |     | 30  |     | 30  |  |  |
| tsel                                                       | Output Select Delay                        |            | 25  |     | 25  |     | 25  |  |  |
| <b>t</b> ENA                                               | Three-State Output Enable Delay (Note 11)  |            | 25  |     | 25  |     | 25  |  |  |
| tDIS                                                       | Three-State Output Disable Delay (Note 11) |            | 25  |     | 25  |     | 25  |  |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                                            |            |     |     |     |     |     |  |  |
|-------------------------------------------------------------|--------------------------------------------|------------|-----|-----|-----|-----|-----|--|--|
|                                                             |                                            | LMU16/216- |     |     |     |     |     |  |  |
|                                                             |                                            | 7          | 75  |     | 5   | 5   | 5   |  |  |
| Symbol                                                      | Parameter                                  | Min        | Max | Min | Max | Min | Max |  |  |
| tMC                                                         | Clocked Multiply Time                      |            | 75  |     | 65  |     | 55  |  |  |
| tmuc                                                        | Unclocked Multiply Time                    |            | 95  |     | 85  |     | 75  |  |  |
| <b>t</b> PW                                                 | Clock Pulse Width                          | 20         |     | 15  |     | 15  |     |  |  |
| ts                                                          | Input Setup Time                           | 15         |     | 15  |     | 15  |     |  |  |
| tн                                                          | Input Hold Time                            | 2          |     | 2   |     | 2   |     |  |  |
| <b>t</b> D                                                  | Output Delay                               |            | 35  |     | 30  |     | 30  |  |  |
| <b>t</b> SEL                                                | Output Select Delay                        |            | 30  |     | 30  |     | 30  |  |  |
| <b>t</b> ENA                                                | Three-State Output Enable Delay (Note 11)  |            | 25  |     | 25  |     | 25  |  |  |
| tDIS                                                        | Three-State Output Disable Delay (Note 11) |            | 25  |     | 25  |     | 25  |  |  |



### 16 x 16-bit Parallel Multiplier

#### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of VCC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1 µF ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



# 16 x 16-bit Parallel Multiplier

| 04!                                                 |                                                        | 60  | !        |                   |         |          |                  |             |                  |          |                 |            |           |
|-----------------------------------------------------|--------------------------------------------------------|-----|----------|-------------------|---------|----------|------------------|-------------|------------------|----------|-----------------|------------|-----------|
| 64-pin                                              |                                                        | 68- | pın      |                   |         |          |                  |             |                  |          |                 |            |           |
| A4 []1                                              | 64 A5                                                  |     |          |                   |         |          |                  |             |                  |          |                 |            |           |
| A3                                                  | 63 A6<br>62 A7                                         |     | 1        | 2                 | 3       | 4        | 5                | 6           | 7                | 8        | 9               | 10         | 11        |
| A1 [] 4<br>_A0 [] 5                                 | 61 A8<br>60 A9                                         |     |          |                   |         |          |                  |             |                  |          |                 |            |           |
| OEL ☐6<br>CLK L ☐7                                  | 59 A10<br>58 A11                                       | ^   | <b>\</b> | NC<br>Oc          | CLKB    |          | ()<br>A1         | A3          | A <sub>5</sub>   | O<br>A7  | ()<br>A®<br>()  | A11        |           |
| CLK B                                               | 57                                                     | В   | R/B1     | C)<br>R/Bo        | CLK     | O<br>Ao  | ()<br>A2         | O<br>A4     | A6               | ()<br>A8 | <u>ن</u><br>A10 | A11<br>A12 | NC.       |
| R2, B2                                              | 54 A15<br>53 CLK A                                     | C   | R/B3     | ⊜<br>R/B2         |         |          |                  |             |                  |          | 7               | O<br>A14   | A13       |
| R4, B4                                              | 52 RND<br>51 TCA                                       | D   | R/B5     | C)<br>R/B4        |         |          |                  |             |                  |          |                 | CLK A      | ()<br>A15 |
| R6, B6 ☐ 15<br>R7, B7 ☐ 16                          | 50 TCB<br>49 Vcc                                       | E   | R/B7     | C)<br>R/B6        |         |          | т                | op Vie      | ew               |          |                 | TCA        | RND       |
| Rs, Bs 🔲 17<br>R9, B9 🔲 18                          | 48 Vcc<br>47 GND                                       | F   | R/B9     | R/Bs              |         | (10      |                  |             | ickage<br>Side P |          |                 | Vcc        | $\circ$   |
| R10, B10 ☐ 19<br>R11, B11 ☐ 20<br>R12, B12 ☐ 21     | 46   GND<br>45   MSPSEL<br>44   FT                     | G   | 10       | R/B <sub>10</sub> |         | (1.6.,   | Comp             | OHEHR       | Side F           | iiiout)  |                 | $\circ$    | Vcc       |
| R12, B12                                            | 43   RS<br>42   OEM                                    | н   | 10       | $\circ$           |         |          |                  |             |                  |          |                 | MSPSE      | 0         |
| R15, B15 24<br>R16 25                               | 41 CLK M<br>40 R31                                     | J   |          | R/B12<br>R/B14    |         |          |                  |             |                  |          |                 | RS         | $\circ$   |
| R17 [ 26<br>R18 [ 27                                | 39   R30<br>38   R29                                   | к   | R/B15    | $\circ$           | $\circ$ | Ö        | 0                | 0           | 0                | O        | Ö               | O          | FT<br>OEM |
| R19                                                 | 37                                                     | L   | NC       | R16               | R18     | R20      | R22              | R24         | R26              | R28      | R30             | 0          | OEM       |
| R22 31<br>R23 32                                    | 34   R25<br>33   R24                                   |     | L        | R17               | R19     | R21      | R23              | R25         | R27              | R29      | R31             | NC         |           |
|                                                     |                                                        |     |          |                   |         |          |                  |             |                  |          |                 |            |           |
|                                                     |                                                        |     |          |                   |         |          |                  |             |                  |          |                 |            |           |
|                                                     |                                                        |     |          |                   |         |          |                  |             |                  |          |                 |            |           |
|                                                     | Hermetic DIP<br>D6)                                    |     |          |                   | С       | eram     |                  | in G<br>G2) | rid A            | rray     | ,               |            |           |
| 0°C to +70°C — COMMERCIA                            | ,                                                      |     |          |                   |         |          |                  |             |                  | egjeat?  | + 70            |            |           |
|                                                     | 6DC65<br>6DC55                                         |     |          |                   |         |          | MU <sup>.</sup>  |             |                  |          |                 |            |           |
|                                                     | 6DC45                                                  |     |          |                   |         |          | _MU              |             |                  |          |                 |            |           |
|                                                     |                                                        |     |          |                   |         |          |                  |             |                  |          |                 |            |           |
|                                                     |                                                        |     |          |                   |         |          |                  |             |                  |          |                 |            |           |
| -55°C to +125°C — Comme                             | ERCIAL SCREENING                                       |     |          |                   |         | L        | MU-              |             |                  |          |                 |            |           |
| LMU1                                                | 6DM75                                                  |     |          |                   |         |          |                  |             | v165             |          |                 |            |           |
| LMU1<br>LMU1                                        | 6DM75<br>6DM65                                         |     |          |                   |         |          | .MU <sup>-</sup> |             | <b>M</b> 55      |          |                 |            |           |
| LMU1<br>LMU1                                        | 6DM75                                                  |     |          |                   |         |          | .MU <sup>-</sup> |             | <b>M</b> 55      |          |                 |            |           |
| LMU1<br>LMU1                                        | 6DM75<br>6DM65<br>6DM55                                |     |          |                   | 638     |          |                  |             | M55              |          |                 |            |           |
| LMU1 LMU1 LMU1  -55°C to +125°C — MIL-S             | 6DM75<br>6DM65<br>6DM55<br>6TD-883 Compliant<br>6DMB75 |     |          |                   | 14      | L        | MU1              | 16GM        | 1B75             |          |                 |            |           |
| LMU1 LMU1 LMU1  -55°C to +125°C — MIL-S LMU16 LMU16 | 6DM75<br>6DM65<br>6DM55<br>6DM55                       |     |          |                   | Ki H    | LI<br>LI | MU1              | 6GM         |                  |          |                 | 1920 A     |           |



# 16 x 16-bit Parallel Multiplier



| Speed                   | Plastic J-Lead<br>Chip Carrier (J2)    | Ceramic Leadless<br>Chip Carrier (K3)     |  |
|-------------------------|----------------------------------------|-------------------------------------------|--|
|                         | 0°C to +70°C — COMMERCIA               | AL SCREENING                              |  |
| 65 ns<br>55 ns<br>45 ns | LMU216JC65<br>LMU216JC55<br>LMU216JC45 |                                           |  |
|                         | -55°C to +125°C — Comm                 | ERCIAL SCREENING                          |  |
|                         | -55°C to +125°C — MIL-S                | TD-883 Compliant                          |  |
| 75 ns<br>65 ns<br>55 ns |                                        | LMU216KMB75<br>LMU216KMB65<br>LMU216KMB55 |  |





# LMU18 16 x 16-bit Parallel Multiplier

#### **FEATURES**

- ☐ 35 ns Worst-Case Multiply Time
- ☐ Low Power CMOS Technology
- ☐ Full 32-bit Output Port No Multiplexing Required
- ☐ Two's Complement, Unsigned, or Mixed Operands
- ☐ Three-State Outputs
- ☐ DESC SMD No. 5962-94523
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 84-pin Plastic LCC, J-Lead
  - 84-pin Ceramic PGA

### DESCRIPTION

The LMU18 is a high-speed, low power 16-bit parallel multiplier. The LMU18 is an 84-pin device which provides simultaneous access to all outputs. Full military ambient temperature range operation is attained by the use of advanced CMOS technology.

The LMU18 produces the 32-bit product of two 16-bit numbers. Data present at the A inputs, along with the TCA control bit, is loaded into the A register on the rising edge of CLK. B

data and the TCB control bit are similarly loaded. Loading of the A and B registers is controlled by the ENA and ENB controls. When HIGH, these controls prevent application of the clock to the respective register. The TCA and TCB controls specify the operands as two's complement when HIGH, or unsigned magnitude when LOW.

RND is loaded on the rising edge of CLK, providing either ENA or ENB are LOW. RND, when HIGH, adds '1' to the most significant bit position of the least significant half of the product. Subsequent truncation of the 16 least significant bits produces a result correctly rounded to 16-bit precision.

At the output, the Right Shift control (RS) selects either of two output formats. RS LOW produces a 31-bit product with a copy of the sign bit inserted in the MSB postion of the least significant half. RS HIGH gives a full 32-bit product. Two 16-bit output registers are provided to hold the most and least significant halves of the result (MSP and LSP) as defined by RS. These registers are loaded on the rising edge of CLK, subject to the ENR control. When ENR is HIGH, clocking of the result registers is prevented. For asynchronous output these registers may be made transparent by setting the feed through control (FT) HIGH.

The two halves of the product may be routed to a single 16-bit three-state output port (MSP) via a multiplexer. MSPSEL LOW causes the MSP outputs to be driven by the most significant half of the result. MSPSEL HIGH routes the least significant half of the result to the MSP pins. The MSB of the result is available in both true and complemented form to aid implementation of higher precision multipliers.





## 16 x 16-bit Parallel Multiplier

| FIGURE 1A. INPUT FORMATS                                                                                                  |                                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| AIN                                                                                                                       | Bin                                                                                                                       |
| Fractional Two's Compl                                                                                                    | lement (TCA, TCB = 1) ———                                                                                                 |
| 15 14 13 2 1 0<br>-2° 2 <sup>-1</sup> 2 <sup>-2</sup> 2 <sup>-13</sup> 2 <sup>-14</sup> 2 <sup>-15</sup><br>(Sign)        | 15 14 13 2 1 0<br>-2° 2 <sup>-1</sup> 2 <sup>-2</sup> 2 <sup>-13</sup> 2 <sup>-14</sup> 2 <sup>-15</sup><br>(Sign)        |
| Integer Two's Complete                                                                                                    | ment (TCA, TCB = 1)                                                                                                       |
| 15 14 13 2 1 0<br>-2 <sup>15</sup> 2 <sup>14</sup> 2 <sup>13</sup> 2 <sup>2</sup> 2 <sup>1</sup> 2 <sup>0</sup><br>(Sign) | 15 14 13 2 1 0<br>-2 <sup>15</sup> 2 <sup>14</sup> 2 <sup>13</sup> 2 <sup>2</sup> 2 <sup>1</sup> 2 <sup>0</sup><br>(Sign) |
| ————Unsigned Fraction                                                                                                     | al (TCA, TCB = 0)                                                                                                         |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                    | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                    |
| Unsigned Integer                                                                                                          | (TCA, TCB = 0)                                                                                                            |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                    | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                    |





## 16 x 16-bit Parallel Multiplier

| Storage temperature                       | –65°C to +150°C  |
|-------------------------------------------|------------------|
| Operating ambient temperature             | –55°C to +125°C  |
| Vcc supply voltage with respect to ground | –0.5 V to +7.0 V |
| Input signal with respect to ground       |                  |
| Signal applied to high impedance output   | –3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA            |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                                                           |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                                            |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | $4.75~\text{V} \leq \text{V}\text{CC} \leq 5.25~\text{V}$ |  |  |  |
| Active Operation, Military                                                      | −55°C to +125°C             | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V                             |  |  |  |

| Symbol      | Parameter              | Test Condition                                | Min | Тур | Max         | Unit |
|-------------|------------------------|-----------------------------------------------|-----|-----|-------------|------|
| <b>V</b> OH | Output High Voltage    | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 3.5 |     |             | V    |
| <b>V</b> OL | Output Low Voltage     | VCC = Min., IOL = 8.0 mA                      |     |     | 0.5         | v    |
| <b>V</b> IH | Input High Voltage     |                                               | 2.0 |     | <b>V</b> CC | V    |
| <b>V</b> IL | Input Low Voltage      | (Note 3)                                      | 0.0 |     | 0.8         | v    |
| lix         | Input Current          | Ground ≤ <b>V</b> IN ≤ <b>V</b> CC (Note 12)  |     |     | ±20         | μА   |
| loz         | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μА   |
| ICC1        | Vcc Current, Dynamic   | (Notes 5, 6)                                  |     | 25  | 45          | mA   |
| ICC2        | Vcc Current, Quiescent | (Note 7)                                      |     |     | 1.0         | mA   |

## 16 x 16-bit Parallel Multiplier

### **SWITCHING CHARACTERISTICS**

|              |                                            | LMU18– |     |     |     |     |     |
|--------------|--------------------------------------------|--------|-----|-----|-----|-----|-----|
|              |                                            | 65     |     | 45  |     | 3   | 5   |
| Symbol       | Parameter                                  | Min    | Max | Min | Max | Min | Max |
| tMC          | Clocked Multiply Time                      |        | 65  |     | 45  |     | 35  |
| tmuc         | Unclocked Multiply Time                    |        | 85  |     | 65  |     | 55  |
| <b>t</b> PW  | Clock Pulse Width                          | 15     |     | 15  |     | 15  |     |
| ts           | Input Setup Time                           | 15     |     | 15  |     | 12  |     |
| tн           | Input Hold Time                            | 5      |     | 5   |     | 5   |     |
| <b>t</b> D   | Output Delay                               |        | 30  |     | 30  |     | 28  |
| <b>t</b> SEL | Output Select Delay                        |        | 25  |     | 25  |     | 25  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |        | 25  |     | 20  |     | 20  |
| <b>t</b> DIS | Three-State Output Disable Delay (Note 11) |        | 24  |     | 20  |     | 20  |

|              | Parameter                                  | LMU18- |     |     |     |     |     |
|--------------|--------------------------------------------|--------|-----|-----|-----|-----|-----|
|              |                                            | 75     |     | 55  |     | 45  |     |
| Symbol       |                                            | Min    | Max | Min | Max | Min | Max |
| tMC          | Clocked Multiply Time                      |        | 75  |     | 55  |     | 45  |
| tmuc         | Unclocked Multiply Time                    |        | 95  |     | 85  |     | 65  |
| <b>t</b> PW  | Clock Pulse Width                          | 20     |     | 15  |     | 15  |     |
| ts           | Input Setup Time                           | 15     |     | 15  |     | 12  |     |
| tH           | Input Hold Time                            | 5      |     | 5   |     | 5   |     |
| <b>t</b> D   | Output Delay                               |        | 35  |     | 35  |     | 33  |
| <b>t</b> SEL | Output Select Delay                        |        | 30  |     | 30  |     | 30  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |        | 25  |     | 20  |     | 20  |
| tDIS         | Three-State Output Disable Delay (Note 11) |        | 24  |     | 20  |     | 20  |





## 16 x 16-bit Parallel Multiplier

#### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC +0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. **Parasitic** capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



## 16 x 16-bit Parallel Multiplier



| Speed  | Plastic J-Lead Chip Carrier (J3)    |
|--------|-------------------------------------|
|        | 0°C to +70°C — COMMERCIAL SCREENING |
| 65 ns  | LMU18JC65                           |
| 45 ns  | LMU18JC45                           |
| 35 ns  | LMU18JC35                           |
| 35 118 | LIMIO 163C35                        |
|        |                                     |

4-36



## 16 x 16-bit Parallel Multiplier



| Speed | Ceramic Pin Grid Array<br>(G3)          |
|-------|-----------------------------------------|
|       | 0°C to +70°C — Commercial Screening     |
| 65 ns | LMU18GC65                               |
| 45 ns | LMU18GC45                               |
| 35 ns | LMU18GC35                               |
|       |                                         |
|       | -55°C to +125°C — Commercial Screening  |
| 75 ns | LMU18GM75                               |
| 55 ns | LMU18GM55                               |
| 45 ns | LMU18GM45                               |
|       | -55°C to +125°C — MIL-STD-883 COMPLIANT |
| 75 ns | LMU18GMB75                              |
| 55 ns | LMU18GMB55                              |
| 45 ns | LMU18GMB45                              |
|       |                                         |





## **LMU217**

## 16 x 16-bit Parallel multiplier

#### **FEATURES**

- ☐ 45 ns Worst-Case Multiply Time
- ☐ Low Power CMOS Technology
- ☐ Replaces Cypress CY7C517, IDT 7217L, and AMD Am29517
- ☐ Single Clock Architecture with Register Enables
- ☐ Two's Complement, Unsigned, or Mixed Operands
- ☐ Three-State Outputs
- ☐ DESC SMD No. 5962-87686
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 68-pin Plastic LCC, J-Lead
  - 68-pin Ceramic LCC

#### DESCRIPTION

The LMU217 is a high-speed, low power 16-bit parallel multiplier. Full military ambient temperature range operation is attained by the use of advanced CMOS technology.

The LMU217 produces the 32-bit product of two 16-bit numbers. Data present at the A inputs, along with the TCA control bit, is loaded into the A register on the rising edge of CLK. B data and the TCB control bit are similarly loaded. Loading of the A and B registers is controlled by the ENA and ENB controls. When HIGH, these controls prevent application of the clock to the respective register. The TCA and TCB controls specify

the operands as two's complement when HIGH, or unsigned magnitude when LOW.

RND is loaded on the rising edge of CLK, provided either ENA or ENB are LOW. RND, when HIGH, adds '1' to the most significant bit position of the least significant half of the product. Subsequent truncation of the 16 least significant bits produces a result correctly rounded to 16-bit precision.

At the output, the Right Shift control (RS) selects either of two output formats. RS LOW produces a 31-bit product with a copy of the sign bit inserted in the MSB postion of the least significant half. RS HIGH gives a full 32-bit product. Two 16-bit output registers are provided to hold the most and least significant halves of the result (MSP and LSP) as defined by RS. These registers are loaded on the rising edge of CLK, subject to the  $\overline{\text{ENR}}$ control. When ENR is HIGH, clocking of the result registers is prevented. For asynchronous output, these registers may be made transparent by setting the feed through control (FT) HIGH.

The two halves of the product may be routed to a single 16-bit three-state output port (MSP) via a multiplexer. MSPSEL LOW causes the MSP outputs to be driven by the most significant half of the result. MSPSEL HIGH routes the least significant half of the result to the MSP pins. In addition, the LSP is available via the B port through a separate three-state buffer.



## 16 x 16-bit Parallel Multiplier

| FIGURE 1A. INPUT FORMATS                                                                                                  |                                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Ain                                                                                                                       | Вім                                                                                                                       |
| Fractional Two's Comple                                                                                                   | ement (TCA, TCB = 1)                                                                                                      |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                    | 15 14 13 2 1 0<br>-2° 2 <sup>-1</sup> 2 <sup>-2</sup> 2 <sup>-13</sup> 2 <sup>-14</sup> 2 <sup>-15</sup><br>(Sign)        |
| Integer Two's Complem                                                                                                     | nent (TCA, TCB = 1)                                                                                                       |
| 15 14 13 2 1 0<br>-2 <sup>15</sup> 2 <sup>14</sup> 2 <sup>13</sup> 2 <sup>2</sup> 2 <sup>1</sup> 2 <sup>0</sup><br>(Sign) | 15 14 13 2 1 0<br>-2 <sup>15</sup> 2 <sup>14</sup> 2 <sup>13</sup> 2 <sup>2</sup> 2 <sup>1</sup> 2 <sup>0</sup><br>(Sign) |
|                                                                                                                           | I (TCA, TCB = 0)                                                                                                          |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                    | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                    |
| Unsigned Integer (                                                                                                        | (TCA, TCB = 0)                                                                                                            |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                    | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                    |





## 16 x 16-bit Parallel Multiplier

| Operating ambient temperature             | 55°C to .125°C  |
|-------------------------------------------|-----------------|
|                                           | 35°C 10 +125°C  |
| VCC supply voltage with respect to ground | 0.5 V to +7.0 V |
| Input signal with respect to ground       | 3.0 V to +7.0 V |
| Signal applied to high impedance output   | 3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA           |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |  |
|---------------------------------------------------------------------------------|--|
|                                                                                 |  |

| Mode                         | Temperature Range (Ambient) | Supply Voltage                                   |
|------------------------------|-----------------------------|--------------------------------------------------|
| Active Operation, Commercial | 0°C to +70°C                | $4.75~V \leq \textbf{V} \texttt{CC} \leq 5.25~V$ |
| Active Operation, Military   | -55°C to +125°C             | $4.50~V \leq \textbf{V} \text{CC} \leq 5.50~V$   |

| ELECTRIC    | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                                               |     |     |             |      |  |
|-------------|---------------------------------------------------------------|-----------------------------------------------|-----|-----|-------------|------|--|
| Symbol      | Parameter                                                     | Test Condition                                | Min | Тур | Max         | Unit |  |
| <b>V</b> OH | Output High Voltage                                           | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 3.5 |     |             | V    |  |
| <b>V</b> OL | Output Low Voltage                                            | <b>V</b> CC = Min., <b>I</b> OL = 8.0 mA      |     |     | 0.5         | ٧    |  |
| <b>V</b> IH | Input High Voltage                                            |                                               | 2.0 |     | <b>V</b> CC | ٧    |  |
| <b>V</b> IL | Input Low Voltage                                             | (Note 3)                                      | 0.0 |     | 0.8         | ٧    |  |
| lix         | Input Current                                                 | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20         | μА   |  |
| loz         | Output Leakage Current                                        | Ground ≤ <b>V</b> O∪T ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μА   |  |
| ICC1        | Vcc Current, Dynamic                                          | (Notes 5, 6)                                  |     | 12  | 25          | mA   |  |
| ICC2        | VCC Current, Quiescent                                        | (Note 7)                                      |     |     | 1.0         | mA   |  |



## 16 x 16-bit Parallel Multiplier

### **SWITCHING CHARACTERISTICS**

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                                            |         |     |     |     |     |     |  |
|------------------------------------------------------------|--------------------------------------------|---------|-----|-----|-----|-----|-----|--|
|                                                            |                                            | LMU217- |     |     |     |     |     |  |
|                                                            |                                            | 6       | 65  |     | 55  |     | 5   |  |
| Symbol                                                     | Parameter                                  | Min     | Max | Min | Max | Min | Max |  |
| tMC                                                        | Clocked Multiply Time                      |         | 65  |     | 55  |     | 45  |  |
| <b>t</b> MUC                                               | Unclocked Multiply Time                    |         | 85  |     | 75  |     | 65  |  |
| <b>t</b> PW                                                | Clock Pulse Width                          | 15      |     | 15  |     | 15  |     |  |
| <b>t</b> s                                                 | Input Setup Time                           | 15      |     | 15  |     | 15  |     |  |
| tн                                                         | Input Hold Time                            | 3       |     | 3   |     | 3   |     |  |
| <b>t</b> D                                                 | Output Delay                               |         | 30  |     | 30  |     | 30  |  |
| <b>t</b> SEL                                               | Output Select Delay                        |         | 25  |     | 25  |     | 25  |  |
| <b>t</b> ENA                                               | Three-State Output Enable Delay (Note 11)  |         | 25  |     | 25  |     | 25  |  |
| tDIS                                                       | Three-State Output Disable Delay (Note 11) |         | 25  |     | 25  |     | 25  |  |

|              |                                            |     |            | LMU | 217- |     |     |
|--------------|--------------------------------------------|-----|------------|-----|------|-----|-----|
|              |                                            | 7   | <b>'</b> 5 | 65  |      | 55  |     |
| Symbol       | Parameter                                  | Min | Max        | Min | Max  | Min | Max |
| tMC          | Clocked Multiply Time                      |     | 75         |     | 65   |     | 55  |
| tmuc         | Unclocked Multiply Time                    |     | 95         |     | 85   |     | 75  |
| <b>t</b> PW  | Clock Pulse Width                          | 20  |            | 15  |      | 15  |     |
| ts           | Input Setup Time                           | 15  |            | 15  |      | 15  |     |
| tH           | Input Hold Time                            | 3   |            | 3   |      | 3   |     |
| <b>t</b> D   | Output Delay                               |     | 35         |     | 30   |     | 30  |
| <b>t</b> SEL | Output Select Delay                        |     | 30         |     | 30   |     | 30  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |     | 25         |     | 25   |     | 25  |
| tDIS         | Three-State Output Disable Delay (Note 11) |     | 25         |     | 25   |     | 25  |



4-42



## 16 x 16-bit Parallel Multiplier

#### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC +0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

 $\frac{NCV^2F}{4}$ 

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



## 16 x 16-bit Parallel Multiplier



# LOGIC DEVICES INCORPORATED

## LMA1009/2009

## 12 x 12-bit Multiplier-Accumulator

#### **FEATURES**

- ☐ 45 ns Multiply-Accumulate Time
- ☐ Low Power CMOS Technology
- ☐ Replaces TRW TDC1009/TMC2009
- ☐ Two's Complement or Unsigned Operands
- ☐ Accumulator Performs Preload, Accumulate, and Subtract
- ☐ Three-State Outputs
- ☐ DESC SMD No. 5962-90996
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 64-pin Sidebraze, Hermetic DIP
  - 68-pin Ceramic PGA
  - 68-pin Plastic LCC, J-Lead
  - 68-pin Ceramic LCC

#### DESCRIPTION

The LMA1009 and LMA2009 are high-speed, low power 12-bit multiplier-accumulators. They are pin-for-pin equivalent to the TRW TDC1009/TMC2009 multiplier-accumulators. The LMA1009 and LMA2009 are functionally identical; they differ only in packaging. Full ambient temperature range operation is achieved by the use of advanced CMOS technology.

The LMA1009/2009 produces the 24-bit product of two 12-bit numbers. The results of a series of multiplications may be accumulated to form the sum of products. Accumulation is performed to 27-bit precision with the multiplier product sign extended as appropriate.

Data present at the A and B input registers is latched on the rising edges of CLK A and CLK B respectively. RND, TC, ACC, and SUB controls are latched on the rising edge of the logical OR of CLK A and CLK B. TC specifies the input as two's complement (TC HIGH) or unsigned magnitude (TC LOW). RND, when HIGH, adds '1' to the most significant bit position of the least significant half of the product. Subsequent truncation of the 12 least significant bits produces a result correctly rounded to 12-bit precision.

The ACC and SUB inputs control accumulator operation. ACC HIGH results in addition of the multiplier product and the accumulator contents, with the result stored in the accumulator register on the rising edge of CLK R. ACC and SUB HIGH results in subtraction of the accumulator contents from the multiplier product, with the result stored in the accumulator register. With ACC LOW, no accumulation occurs and the next product is loaded directly into the accumulator register.

The LMA1009/2009 output register (accumulator register) is divided into three independently controlled sections. The least significant result (LSR) and most significant result (MSR) registers are 12 bits in length. The extended result register (XTR) is 3 bits long.

Each output register has an independent output enable control. In addition to providing control of the three-state output buffers, when OEX, OEM, or OEL are HIGH and PREL is HIGH, data can be preloaded via the bidirectional output pins into the respective output registers. Data present on the output pins is latched on the rising edge of CLK R. The interrelation of PREL and the enable controls is summarized in Table 1.





## 12 x 12-bit Multiplier-Accumulator

| Тав  | LE 1. | PRE | LOAD | TRUT | гн Та | BLE  |
|------|-------|-----|------|------|-------|------|
| PREL | OEX   | OEM | ŌĒL  | XTR  | MSR   | LSR  |
| L    | L     | L   | L    | OUT  | OUT   | OUT  |
| L    | L     | L   | Н    | OUT  | OUT   | Z    |
| L    | L     | Н   | L    | OUT  | Z     | OUT  |
| L    | L     | Н   | Н    | OUT  | Z     | Z    |
| L    | Н     | L   | L    | Z    | OUT   | OUT  |
| L    | Н     | L   | Н    | Z    | OUT   | Z    |
| L    | Н     | Н   | L    | Z    | Z     | OUT  |
| L    | Н     | Н   | Н    | Z    | Z     | Z    |
| н    | L     | L   | L    | Z    | Z     | Z    |
| Н    | L     | L   | Н    | Z    | Z     | PREL |
| н    | L     | Н   | L    | Z    | PREL  | Z    |
| н    | L     | Н   | Н    | Z    | PREL  | PREL |
| н    | Н     | L   | L    | PREL | Z     | Z    |
| н    | Н     | L   | Н    | PREL | Z     | PREL |
| н    | Н     | Н   | L    | PREL | PREL  | Z    |
| н    | Н     | Н   | Н    | PREL | PREL  | PREL |

PREL = Preload data to appropriate register
OUT = Register available on output pins
Z = High impedance state







Active Operation, Military

## 12 x 12-bit Multiplier-Accumulator

 $4.50 \text{ V} \leq \text{V} \text{CC} \leq 5.50 \text{ V}$ 

| Storage temperature                       | 65°C to +150°C   |
|-------------------------------------------|------------------|
| Operating ambient temperature             | –55°C to +125°C  |
| VCC supply voltage with respect to ground | 0.5 V to +7.0 V  |
| Input signal with respect to ground       |                  |
| Signal applied to high impedance output   | –3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA            |
| Latchup current                           |                  |

| OPERATING CONDITIONS 10 meet specified electrical and switching characteristics |                             |                                                           |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                                            |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | $4.75~\text{V} \leq \text{V}\text{CC} \leq 5.25~\text{V}$ |  |  |  |

| ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                        |                                               |     |     |             |      |
|---------------------------------------------------------------|------------------------|-----------------------------------------------|-----|-----|-------------|------|
| Symbol                                                        | Parameter              | Test Condition                                | Min | Тур | Max         | Unit |
| <b>V</b> OH                                                   | Output High Voltage    | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 3.5 |     |             | ٧    |
| <b>V</b> OL                                                   | Output Low Voltage     | VCC = Min., IOL = 8.0 mA                      |     |     | 0.5         | ٧    |
| <b>V</b> iH                                                   | Input High Voltage     |                                               | 2.0 |     | <b>V</b> cc | ٧    |
| <b>V</b> IL                                                   | Input Low Voltage      | (Note 3)                                      | 0.0 |     | 0.8         | V    |
| lıx                                                           | Input Current          | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20         | μА   |
| loz                                                           | Output Leakage Current | Ground ≤ <b>V</b> O∪T ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μА   |
| ICC1                                                          | Vcc Current, Dynamic   | (Notes 5, 6)                                  |     | 12  | 25          | mA   |
| ICC2                                                          | VCC Current, Quiescent | (Note 7)                                      |     |     | 1.0         | mA   |

-55°C to +125°C

## 12 x 12-bit Multiplier-Accumulator

#### **SWITCHING CHARACTERISTICS**

|              | RCIAL OPERATING RANGE (0°C to +70°C) Not   | LMA1009/2009- |     |     |     |     |     |  |
|--------------|--------------------------------------------|---------------|-----|-----|-----|-----|-----|--|
|              |                                            | 7             | 75  |     | 55  | 45  |     |  |
| Symbol       | Parameter                                  | Min           | Max | Min | Max | Min | Max |  |
| tMC          | Clocked Multiply Time                      |               | 75  |     | 55  |     | 45  |  |
| tpw          | Clock Pulse Width                          | 15            |     | 15  |     | 15  |     |  |
| ts           | Input Register Setup Time                  | 15            |     | 15  |     | 12  |     |  |
| tн           | Input Register Hold Time                   | 2             |     | 2   |     | 2   |     |  |
| tsp          | Preload Setup Time                         | 15            |     | 15  |     | 12  |     |  |
| <b>t</b> HP  | Preload Hold Time                          | 2             |     | 2   |     | 2   |     |  |
| <b>t</b> D   | Output Delay                               |               | 30  |     | 25  |     | 25  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |               | 30  |     | 30  |     | 25  |  |
| tDIS         | Three-State Output Disable Delay (Note 11) |               | 25  |     | 25  |     | 25  |  |

| MILITAR     | MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |               |     |     |     |     |     |  |
|-------------|-------------------------------------------------------------|---------------|-----|-----|-----|-----|-----|--|
|             |                                                             | LMA1009/2009- |     |     |     |     |     |  |
|             |                                                             | ç             | 95  | 65  |     | 55  |     |  |
| Symbol      | Parameter                                                   | Min           | Max | Min | Max | Min | Max |  |
| tMC         | Clocked Multiply Time                                       |               | 95  |     | 65  |     | 55  |  |
| <b>t</b> PW | Clock Pulse Width                                           | 20            |     | 20  |     | 15  |     |  |
| ts          | Input Register Setup Time                                   | 20            |     | 20  |     | 15  |     |  |
| tн          | Input Register Hold Time                                    | 2             |     | 2   |     | 2   |     |  |
| tsp         | Preload Setup Time                                          | 20            |     | 20  |     | 15  |     |  |
| <b>t</b> HP | Preload Hold Time                                           | 2             |     | 2   |     | 2   |     |  |
| <b>t</b> D  | Output Delay                                                |               | 35  |     | 30  |     | 25  |  |
| tena        | Three-State Output Enable Delay (Note 11)                   |               | 35  |     | 35  |     | 30  |  |
| tDIS        | Three-State Output Disable Delay (Note 11)                  |               | 30  |     | 30  |     | 30  |  |





### 12 x 12-bit Multiplier-Accumulator

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at  $-0.6~\rm V$  and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of  $-0.5~\rm V$  to  $+7.0~\rm V$ . Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



## 12 x 12-bit Multiplier-Accumulator



| Speed | Sidebraze Hermetic DIP<br>(D6)          | Ceramic Pin Grid Array<br>(G2) |  |  |  |  |
|-------|-----------------------------------------|--------------------------------|--|--|--|--|
|       | 0°C to +70°C — Commercial Screening     |                                |  |  |  |  |
| 75 ns | LMA1009DC75                             | LMA1009GC75                    |  |  |  |  |
| 55 ns | LMA1009DC55                             | LMA1009GC55                    |  |  |  |  |
| 45 ns | LMA1009DC45                             | LMA1009GC45                    |  |  |  |  |
|       | -55°C to +125°C — Commercial Screening  |                                |  |  |  |  |
| 95 ns | LMA1009DM95                             | LMA1009GM95                    |  |  |  |  |
| 65 ns | LMA1009DM65                             | LMA1009GM65                    |  |  |  |  |
| 55 ns | LMA1009DM55                             | LMA1009GM55                    |  |  |  |  |
|       | -55°C to +125°C - MIL-STD-883 COMPLIANT |                                |  |  |  |  |
| 95 ns | LMA1009DMB95                            | LMA1009GMB95                   |  |  |  |  |
| 65 ns | LMA1009DMB65                            | LMA1009GMB65                   |  |  |  |  |
| 55 ns | LMA1009DMB55                            | LMA1009GMB55                   |  |  |  |  |



## 12 x 12-bit Multiplier-Accumulator



| Speed                   | Plastic J-Lead<br>Chip Carrier (J2)       | Ceramic Leadless<br>Chip Carrier (K3)        |  |
|-------------------------|-------------------------------------------|----------------------------------------------|--|
|                         | 0°C to +70°C — COMMERCI                   | AL SCREENING                                 |  |
| 75 ns<br>55 ns<br>45 ns | LMA2009JC75<br>LMA2009JC55<br>LMA2009JC45 |                                              |  |
| 22050312                | -55°C to +125°C — Comm                    | ERCIAL SCREENING                             |  |
| 05                      | -55°C to +125°C — MIL-S                   |                                              |  |
| 95 ns<br>65 ns<br>55 ns |                                           | LMA2009KMB95<br>LMA2009KMB65<br>LMA2009KMB55 |  |

4-51





## LMA1010/2010

## 16 x 16-bit Multiplier-Accumulator

#### **FEATURES**

- ☐ 45 ns Multiply-Accumulate Time
- ☐ Replaces TRW TMC2210, Cypress CY7C510, IDT 7210L, and AMD Am29510
- ☐ Two's Complement or Unsigned Operands
- ☐ Accumulator Performs Preload, Accumulate, and Subtract
- ☐ Three-State Outputs
- ☐ DESC SMD No. 5962-88733
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 64-pin Sidebraze, Hermetic DIP
  - 68-pin Ceramic PGA
  - 68-pin Plastic LCC, J-Lead
  - 68-pin Ceramic LCC

#### DESCRIPTION

The LMA1010 and LMA2010 are highspeed, low power 16-bit multiplieraccumulators. The LMA1010 and LMA2010 are functionally identical; they differ only in packaging. Full military ambient temperature range operation is achieved with advanced CMOS technology.

The LMA1010 and LMA2010 produce the 32-bit product of two 16-bit numbers. The results of a series of multiplications may be accumulated to form the sum of products. Accumulation is performed to 35-bit precision with the multiplier product sign extended as appropriate.

Data present at the A and B input registers is latched on the rising edges

of CLK A and CLK B respectively. RND, TC, ACC, and SUB controls are latched on the rising edge of the logical OR of CLK A and CLK B. TC specifies the input as two's complement (TC HIGH) or unsigned magnitude (TC LOW). RND, when HIGH, adds '1' to the most significant bit position of the least significant half of the product. Subsequent truncation of the 16 least significant bits produces a result correctly rounded to 16-bit precision.

ACC and SUB control accumulator operation. ACC HIGH results in addition of the multiplier product and the accumulator contents, with the result stored in the accumulator register on the rising edge of CLK R. ACC and SUB HIGH results in subtraction of the accumulator contents from the multiplier product, with the result stored in the accumulator register. With ACC LOW, no accumulation occurs and the next product is loaded directly into the accumulator register.

The LMA1010/2010 output register (accumulator register) is divided into three independently controlled sections. The least significant result (LSR) and most significant result (MSR) registers are 16 bits in length. The extended result register (XTR) is 3 bits long. The output signals R15-0 and input signals B15-0 share the same bidirectional pins.

Each output register has an independent output enable control. In addition to providing three-state control of the output buffers, when  $\overline{\text{OEX}}$ ,  $\overline{\text{OEM}}$ , or  $\overline{\text{OEL}}$  are HIGH and PREL is HIGH, data can be preloaded via the bidirectional output pins into the respective output registers. Data present on the output pins is latched on the rising edge of CLK R. The interrelation of PREL and the enable controls is summarized in Table 1.



**Multiplier-Accumulators** 



## 16 x 16-bit Multiplier-Accumulator

| Тав  | LE <b>1.</b> | PRE | LOAD | Tru  | гн Та | BLE  |
|------|--------------|-----|------|------|-------|------|
| PREL | OEX          | OEM | OEL  | XTR  | MSR   | LSR  |
| L    | L            | L   | L    | OUT  | OUT   | TUO  |
| L    | L            | L   | Н    | OUT  | OUT   | Z    |
| L    | L            | Н   | L    | OUT  | Z     | OUT  |
| L    | L            | н   | Н    | OUT  | Z     | Z    |
| L    | Н            | L   | L    | ·Z   | OUT   | OUT  |
| L    | Н            | L   | Н    | Z    | OUT   | Z    |
| L    | Н            | Н   | L    | Z    | Z     | OUT  |
| L    | Н            | Н   | Н    | Z    | Z     | Z    |
| н    | L            | L   | L    | Z    | Z     | Z    |
| Н    | L            | L   | Н    | Z    | Z     | PREL |
| н    | L            | Н   | L    | Z    | PREL  | Z    |
| Н    | L            | Н   | Н    | Z    | PREL  | PREL |
| н    | Н            | L   | L    | PREL | Z     | Z    |
| Н    | Н            | L   | Н    | PREL | Z     | PREL |
| н    | Н            | Н   | L    | PREL | PREL  | Z    |
| н    | Н            | н   | Н    | PREL | PREL  | PREL |

PREL= Preload data to appropriate register
OUT = Register available on output pins
Z = High impedance state







## 16 x 16-bit Multiplier-Accumulator

| Storage temperature                       | –65°C to +150°C  |
|-------------------------------------------|------------------|
| Operating ambient temperature             | –55°C to +125°C  |
| VCC supply voltage with respect to ground | 0.5 V to +7.0 V  |
| Input signal with respect to ground       |                  |
| Signal applied to high impedance output   | –3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA            |
| Latchup current                           |                  |

| ı | OPERATING CONDITIONS TO Meet spec | chied electrical and switching character | islics                                                    |
|---|-----------------------------------|------------------------------------------|-----------------------------------------------------------|
|   | Mode                              | Temperature Range (Ambient)              | Supply Voltage                                            |
|   | Active Operation, Commercial      | 0°C to +70°C                             | $4.75~\text{V} \leq \text{V}\text{CC} \leq 5.25~\text{V}$ |
| ı | Active Operation, Military        | −55°C to +125°C                          | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V                             |

| ELECTRIC    | CAL CHARACTERISTICS Ove | er Operating Conditions (Note 4)              |     |     |             |      |
|-------------|-------------------------|-----------------------------------------------|-----|-----|-------------|------|
| Symbol      | Parameter               | Test Condition                                | Min | Тур | Max         | Unit |
| <b>V</b> OH | Output High Voltage     | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 3.5 |     |             | ٧    |
| <b>V</b> OL | Output Low Voltage      | <b>V</b> CC = Min., <b>I</b> OL = 8.0 mA      |     |     | 0.5         | V    |
| <b>V</b> 1H | Input High Voltage      |                                               | 2.0 |     | <b>V</b> CC | V    |
| <b>V</b> IL | Input Low Voltage       | (Note 3)                                      | 0.0 |     | 0.8         | V    |
| lix         | Input Current           | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20         | μА   |
| loz         | Output Leakage Current  | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μΑ   |
| ICC1        | Vcc Current, Dynamic    | (Notes 5, 6)                                  |     | 12  | 25          | mA   |
| ICC2        | Vcc Current, Quiescent  | (Note 7)                                      |     |     | 1.0         | mA   |

## 16 x 16-bit Multiplier-Accumulator

### **SWITCHING CHARACTERISTICS**

|              |                                            |     |     | LMA101 | 0/2010- |     |     |  |  |  |  |  |  |
|--------------|--------------------------------------------|-----|-----|--------|---------|-----|-----|--|--|--|--|--|--|
|              |                                            | (   | 35  | 55     |         | 45  |     |  |  |  |  |  |  |
| Symbol       | Parameter                                  | Min | Max | Min    | Max     | Min | Max |  |  |  |  |  |  |
| tMC          | Clocked Multiply Time                      |     | 65  |        | 55      |     | 45  |  |  |  |  |  |  |
| <b>t</b> PW  | Clock Pulse Width                          | 15  |     | 15     |         | 15  |     |  |  |  |  |  |  |
| ts           | Input Register Setup Time                  | 15  |     | 15     |         | 12  |     |  |  |  |  |  |  |
| tн           | Input Register Hold Time                   | 2   |     | 2      |         | 2   |     |  |  |  |  |  |  |
| tsp          | Preload Setup Time                         | 15  |     | 15     |         | 12  |     |  |  |  |  |  |  |
| <b>t</b> HP  | Preload Hold Time                          | 2   |     | 2      |         | 2   |     |  |  |  |  |  |  |
| <b>t</b> D   | Output Delay                               |     | 30  |        | 25      |     | 25  |  |  |  |  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |     | 30  |        | 30      |     | 30  |  |  |  |  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11) |     | 30  |        | 25      |     | 25  |  |  |  |  |  |  |

| MILITAR      | Y OPERATING RANGE (-55°C to +125°C) No     | tes 9, 10 (ns) |     |        |         |              |     |  |  |  |  |  |
|--------------|--------------------------------------------|----------------|-----|--------|---------|--------------|-----|--|--|--|--|--|
|              |                                            |                |     | LMA101 | 0/2010- | )10 <u>–</u> |     |  |  |  |  |  |
|              |                                            | 7              | 75  |        | 65      |              | 5   |  |  |  |  |  |
| Symbol       | Parameter                                  | Min            | Max | Min    | Max     | Min          | Max |  |  |  |  |  |
| tMC          | Clocked Multiply Time                      |                | 75  |        | 65      |              | 55  |  |  |  |  |  |
| <b>t</b> PW  | Clock Pulse Width                          | 20             |     | 15     |         | 15           |     |  |  |  |  |  |
| <b>t</b> s   | Input Register Setup Time                  | 20             |     | 15     |         | 15           |     |  |  |  |  |  |
| tн           | Input Register Hold Time                   | 2              |     | 2      |         | 2            |     |  |  |  |  |  |
| <b>t</b> SP  | Preload Setup Time                         | 20             |     | 15     |         | 15           |     |  |  |  |  |  |
| <b>t</b> HP  | Preload Hold Time                          | 2              |     | 2      |         | 2            |     |  |  |  |  |  |
| <b>t</b> D   | Output Delay                               |                | 35  |        | 30      |              | 30  |  |  |  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |                | 35  |        | 30      |              | 30  |  |  |  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11) |                | 35  |        | 25      |              | 25  |  |  |  |  |  |





### 16 x 16-bit Multiplier-Accumulator

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock
- 7. Tested with all inputs within 0.1 V of VCC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1 μF ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.





## 16 x 16-bit Multiplier-Accumulator

|                   | C4                                                                                                                                           |                                                                                        | 60  |                  |                  |      |                |                                         |                                         |                                 |             |     |            |       |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|------------------|------------------|------|----------------|-----------------------------------------|-----------------------------------------|---------------------------------|-------------|-----|------------|-------|
|                   | 64-pin                                                                                                                                       |                                                                                        | 68- | pın              |                  |      |                |                                         |                                         |                                 |             |     |            |       |
|                   | A6 [ 1<br>A5 [ 2                                                                                                                             | 64 D A7<br>63 D A8                                                                     |     |                  |                  |      |                |                                         |                                         |                                 |             |     |            |       |
|                   | A4 [] 3<br>A3 [] 4                                                                                                                           | 62 A9<br>61 A10                                                                        |     | 1                | 2                | 3    | 4              | 5                                       | 6                                       | 7                               | 8           | 9   | 10         | 11    |
|                   | A2                                                                                                                                           | 60 A11<br>59 A12                                                                       | A   | •                | 0                | 0    | 0              | 0                                       | 0                                       | 0                               | 0           | 0   | 0          |       |
|                   | A0 ☐ 7<br>Bo, Ro ☐ 8                                                                                                                         | 58 D A13<br>57 D A14                                                                   | В   | 0                | NC<br>C          | B/Ro | A <sub>1</sub> | A3                                      | A <sub>5</sub>                          | A7                              | A9          | A11 | A13        | 0     |
|                   | B1, R1 ☐ 9<br>B2, R2 ☐ 10                                                                                                                    | 56 A15<br>55 OEL                                                                       | С   |                  | B/R <sub>1</sub> | Ao   | <b>A</b> 2     | A4                                      | <b>A</b> 6                              | <b>A</b> 8                      | <b>A</b> 10 | A12 | A14        | NC    |
|                   | B3, R3                                                                                                                                       | 54   RND<br>53   SUB<br>52   ACC                                                       | D   | B/R4             | B/R <sub>3</sub> |      |                |                                         |                                         |                                 |             |     | OEL        | A15   |
|                   | B6, R6 ☐ 14<br>B7, R7 ☐ 15                                                                                                                   | 51 ☐ CLK A<br>50 ☐ CLK B                                                               | E   | 0                | B/R5             |      |                | -                                       | · \ /:                                  |                                 |             |     | $\circ$    | RND   |
|                   | GND ☐ 16<br>Bs, Rs ☐ 17                                                                                                                      | 49                                                                                     | F   | GND              | B/R7             |      |                |                                         | op Vie<br>igh Pa                        |                                 |             |     | CLK A      | ACC   |
|                   | . B9, R9                                                                                                                                     | 47 DEX<br>46 PREL<br>45 OEM                                                            | G   | B/R9             | $\circ$          |      | (i.e.,         | Comp                                    | onent S                                 | Side Pi                         | inout)      |     | Vcc        | CLK B |
|                   | B12, R12 ☐ 21<br>B13, R13 ☐ 22                                                                                                               | 44 CLK R<br>43 R34                                                                     | н   | B/R11            | $\circ$          |      |                |                                         |                                         |                                 |             |     | OEX<br>OEM | C     |
|                   | B14, R14                                                                                                                                     | 42   R33<br>41   R32<br>40   R31                                                       | J   | 10               | B/R12            |      | L              |                                         |                                         |                                 |             | ı   | 0          | PREL  |
|                   | R17 [ 26<br>R18 [ 27                                                                                                                         | 39 R30<br>38 R29                                                                       | к   | B/R15            | 0                | 0    | 0              | 0                                       | 0                                       | 0                               | 0           | 0   | 0          | CLK R |
|                   | R19                                                                                                                                          | 37 R28<br>36 R27                                                                       | L   | NC               | R16              | R18  | R20            | R22                                     | R24                                     | R26                             | R28         | R30 | R32        | R33   |
|                   | R21 ☐ 30<br>R22 ☐ 31<br>R23 ☐ 32                                                                                                             | 35                                                                                     |     |                  | R17              | R19  | R21            | R23                                     | R25                                     | R27                             | R29         | R31 | NC         |       |
| - 1               | 4                                                                                                                                            |                                                                                        |     |                  |                  |      |                |                                         |                                         |                                 |             |     |            |       |
| -                 |                                                                                                                                              |                                                                                        |     |                  |                  |      |                |                                         |                                         |                                 |             |     |            |       |
|                   |                                                                                                                                              |                                                                                        |     |                  |                  |      |                |                                         |                                         |                                 |             |     |            |       |
|                   |                                                                                                                                              | <u> </u>                                                                               |     |                  |                  |      |                |                                         |                                         |                                 |             |     |            |       |
|                   |                                                                                                                                              |                                                                                        |     |                  |                  |      |                |                                         | *************************************** |                                 |             |     |            |       |
| ed                | Sidebraze Herr<br>(D6)                                                                                                                       |                                                                                        |     |                  |                  | C    | eram           |                                         | <br>in G:                               | rid A                           | ırray       | ,   |            |       |
| ed (              | Sidebraze Herr<br>(D6)<br>0°C to +70°C — Commercial S                                                                                        | metic DIP                                                                              |     |                  |                  | C    | eram           |                                         | in Gı<br>G2)                            | rid A                           | ırray       | ,   |            |       |
| ıs (              | (D6)<br>0°C to +70°C — Commercial S<br>LMA1010E                                                                                              | metic DIP  GCREENING DC65                                                              |     | 94 31<br>2 4 4 1 |                  | C    | LN             | (MA10                                   | <b>G2)</b><br>010G                      | C65                             |             | •   |            |       |
| ıs<br>ıs          | (D6)<br>0°C to +70°C — Commercial S<br>LMA1010E<br>LMA1010E                                                                                  | metic DIP  GCREENING DC65 DC55                                                         |     |                  |                  | C    | LN             | MA10                                    | <b>G2)</b><br>010G<br>010G              | C65                             |             |     |            |       |
| ıs (              | (D6)<br>0°C to +70°C — Commercial S<br>LMA1010E                                                                                              | metic DIP  GCREENING DC65 DC55                                                         |     |                  |                  | C    | LN             | MA10                                    | <b>G2)</b><br>010G                      | C65                             |             |     |            |       |
| is<br>is<br>is    | (D6) 0°C to +70°C — Commercial S LMA1010E LMA1010E LMA1010E                                                                                  | metic DIP  SCREENING  DC65 DC55 DC45                                                   |     |                  |                  | C    | LN             | MA10                                    | <b>G2)</b><br>010G<br>010G              | C65                             |             |     |            |       |
| is<br>is<br>is    | (D6)<br>0°C to +70°C — Commercial S<br>LMA1010E<br>LMA1010E                                                                                  | metic DIP  CCREENING DC65 DC55 DC45                                                    |     |                  |                  | Co   | LP<br>LP       | MA10<br>MA10<br>MA10                    | <b>G2)</b><br>010G<br>010G              | C65<br>C55<br>C45               |             | ,   |            |       |
| IS IS IS IS IS IS | (D6) 0°C to +70°C — Commercial S LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E                                     | metic DIP  CCREENING DC65 DC55 DC45  IAL SCREENING DM75 DM65                           |     |                  |                  | Co   |                | MA10<br>MA10<br>MA10<br>MA10<br>MA10    | 010G<br>010G<br>010G<br>010G            | C65<br>C55<br>C45<br>M75<br>M65 |             |     |            |       |
| is is is          | (D6) 0°C to +70°C — Commercial S LMA1010E LMA1010E LMA1010E -55°C to +125°C — Commercial                                                     | metic DIP  CCREENING DC65 DC55 DC45  IAL SCREENING DM75 DM65                           |     |                  |                  | C    |                | MA10<br>MA10<br>MA10<br>MA10<br>MA10    | 010G                                    | C65<br>C55<br>C45<br>M75<br>M65 |             |     |            |       |
|                   | (D6) 0°C to +70°C — Commercial S LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E                                     | metic DIP  Screening DC65 DC45  IAL Screening DM75 DM65 DM55                           |     |                  |                  | C    |                | MA10<br>MA10<br>MA10<br>MA10<br>MA10    | 010G<br>010G<br>010G<br>010G            | C65<br>C55<br>C45<br>M75<br>M65 |             |     |            |       |
|                   | (D6) 0°C to +70°C — Commercial S LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E | metic DIP  SCREENING DC65 DC45  MAL SCREENING DM75 DM65 DM55  -883 COMPLIANT MB75      |     |                  |                  | C    |                | MA10<br>MA10<br>MA10<br>MA10            | G2) 010G 010G 010G 010G 010G            | MB75                            | 5           |     |            |       |
|                   | (D6) 0°C to +70°C — Commercial S LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E LMA1010E                            | metic DIP  SCREENING DC65 DC45  MAL SCREENING DM75 DM65 DM55  -883 COMPLIANT MB75 MB65 |     |                  |                  | Co   |                | MA10 MA10 MA10 MA10 MA10 MA10 MA10 MA10 | G2) 010G 010G 010G 010G                 | M755<br>M875<br>MB75<br>MB75    | 555         |     |            |       |



## 16 x 16-bit Multiplier-Accumulator



| Speed                   | Plastic J-Lead Chip Carrier (J2)          | Ceramic Leadless<br>Chip Carrier (K3) |  |
|-------------------------|-------------------------------------------|---------------------------------------|--|
|                         | 0°C to +70°C — COMMERCIAL                 | Screening                             |  |
| 65 ns<br>55 ns<br>45 ns | LMA2010JC65<br>LMA2010JC55<br>LMA2010JC45 |                                       |  |
| 45 IIS                  | LMA2010JC45                               |                                       |  |
|                         | -55°C to +125°C — COMMER                  | CIAL SCREENING                        |  |
| 75 ns                   |                                           |                                       |  |
| 65 ns                   |                                           |                                       |  |
| 55 ns                   |                                           |                                       |  |
|                         | -55°C to +125°C — MIL-ST                  | D-883 COMPLIANT                       |  |
| 75 ns                   |                                           | LMA2010KMB75                          |  |
| 65 ns                   |                                           | LMA2010KMB65                          |  |
| 55 ns                   |                                           | LMA2010KMB55                          |  |
|                         |                                           |                                       |  |





## LMS12

## 12-bit Cascadable Multiplier-Summer

#### **FEATURES**

- ☐ 12 x 12-bit Multiplier with Pipelined 26-bit Output Summer
- Summer has 26-bit Input Port Fully Independent from Multiplier Inputs
- Cascadable to Form Video Rate FIR Filter with 3-bit Headroom
- A, B, and C Input Registers Separately Enabled for Maximum
   Flexibility
- 25 MHz Data Rate for FIR Filtering Applications
- ☐ High Speed, Low Power CMOS Technology
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 84-pin Plastic LCC, J-Lead
  - 84-pin Ceramic PGA

#### **DESCRIPTION**

The **LMS12** is a high-speed 12 x 12-bit combinatorial multiplier integrated with a 26-bit adder in a single 84-pin package. It is an ideal building block for the implementation of very high-speed FIR filters for video, RADAR, and other similar applications. The LMS12 implements the general form (A•B) + C. As a result, it is also useful in implementing polynomial approximations to transcendental functions.

#### ARCHITECTURE

A block diagram of the LMS12 is shown below. Its major features are discussed individually in the following paragraphs.

#### **MULTIPLIER**

The A11-0 and B11-0 inputs to the LMS12 are captured at the rising edge of the clock in the 12-bit A and B input registers, respectively. These registers are independently enabled by the

ENA and ENB inputs. The registered input data are then applied to a 12 x 12-bit multiplier array, which produces a 24-bit result. Both the inputs and outputs of the multiplier are in two's complement format. The multiplication result forms the input to the 24-bit product register.

#### SUMMER

The C25-0 inputs to the LMS12 form a 26-bit two's complement number which is captured in the C register at the rising edge of the clock. The C register is enabled by assertion of the ENC input. The summer is a 26-bit adder which operates on the C register data and the sign extended contents of the product register to produce a 26-bit sum. This sum is applied to the 26-bit S register.

#### **OUTPUT MULTIPLEXER**

The FTS input controls a multiplexer which selects the data to be output on the S25-0 lines. When FTS is asserted. the summer result is applied directly to the Soutput port. When FTS is deasserted, the multiplexer selects the S register for output on the S port, effecting a one-cycle delay of the summer result. The S output port can be forced to a high-impedance state by driving the  $\overline{OE}$  control line high. FTS would be asserted for conventional FIR filter applications, however the insertion of zero-coefficient filter taps may be accomplished by negating FTS. Negating FTS also allows application of the same filter transfer function to two interleaved datastreams with successive input and output sample points occurring on alternate clock cycles.



### 12-bit Cascadable Multiplier-Summer



#### APPLICATIONS

The LMS12 is designed specifically for high-speed FIR filtering applications requiring a throughput rate of one output sample per clock period. By cascading LMS12 units, the transpose form of the FIR transfer function is implemented directly, with each of the LMS12 units supplying one of the filter weights, and the cascaded summers accumulating the results. The signal flow graph for a 5-tap FIR filter and the equivalent implementation using LMS12's is shown in Figure 1.

The operation of the 5-tap FIR filter implementation of Figure 1 is depicted in Table 1. The filter weights h4 - h0 are assumed to be latched in the B input registers of the LMS12 units. The x(n) data is applied in parallel to the A input registers of all devices. For descriptive purposes in the table, the A register contents and sum output data of each device is labelled

according to the index of the weight applied by that device; i.e., So is produced by the rightmost device, which has ho as its filter weight and Ao as its input register contents. Each column represents one clock cycle, with the data passing a particular point in the system illustrated across each row.



## 12-bit Cascadable Multiplier-Summer

| CLK Cycle            | 1  | 2    | 3                                                            | 4                                                            | 5                                                            | 6                                                            | 7                                                            | 8                                                              | 9                                                              |
|----------------------|----|------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|
| X(n)                 | Xn | Xn+1 | Xn+2                                                         | Xn+3                                                         | Xn+4                                                         | Xn+5                                                         | Xn+6                                                         | Xn+7                                                           | Xn+8                                                           |
| A4 Register<br>Sum 4 |    | Xn   | Xn+1<br>h4Xn                                                 | Xn+2<br>h4Xn+1                                               | Xn+3<br>h4Xn+2                                               | Xn+4<br>h4Xn+3                                               | Xn+5<br>h4Xn+4                                               | Xn+6<br>h4Xn+5                                                 | Xn+7<br>h4Xn+6                                                 |
| A3 Register<br>Sum 3 |    | Xn   | Xn+1<br>h3Xn<br>+ h4Xn-1                                     | Xn+2<br>h3Xn+1<br>+ h4Xn                                     | Xn+3<br>h3Xn+2<br>+ h4Xn+1                                   | Xn+4<br>h3Xn+3<br>+ h4Xn+2                                   | Xn+5<br>h3Xn+4<br>+ h4Xn+3                                   | Xn+6<br>h3Xn+5<br>+ h4Xn+4                                     | Xn+7<br>h3Xn+6<br>+ h4Xn+5                                     |
| A2 Register<br>Sum 2 |    | Xn   | Xn+1<br>h2Xn<br>+ h3Xn-1<br>+ h4Xn-2                         | Xn+2<br>h2Xn+1<br>+ h3Xn<br>+ h4Xn–1                         | Xn+3<br>h2Xn+2<br>+ h3Xn+1<br>+ h4Xn                         | Xn+4<br>h2Xn+3<br>+ h3Xn+2<br>+ h4Xn+1                       | Xn+5<br>h2Xn+4<br>+ h3Xn+3<br>+ h4Xn+2                       | Xn+6<br>h2Xn+5<br>+ h3Xn+4<br>+ h4Xn+3                         | Xn+7<br>h2Xn+6<br>+ h3Xn+5<br>+ h4Xn+4                         |
| A1 Register<br>Sum 1 |    | Xn   | Xn+1<br>h1Xn<br>+ h2Xn-1<br>+ h3Xn-2<br>+ h4Xn-3             | Xn+2<br>h1Xn+1<br>+ h2Xn<br>+ h3Xn-1<br>+ h4Xn-2             | Xn+3<br>h1Xn+2<br>+ h2Xn+1<br>+ h3Xn<br>+ h4Xn-1             | Xn+4<br>h1Xn+3<br>+ h2Xn+2<br>+ h3Xn+1<br>+ h4Xn             | Xn+5<br>h1Xn+4<br>+ h2Xn+3<br>+ h3Xn+2<br>+ h4Xn+1           | Xn+6<br>h1Xn+5<br>+ h2Xn+4<br>+ h3Xn+3<br>+ h4Xn+2             | Xn+7<br>h1Xn+6<br>+ h2Xn+5<br>+ h3Xn+4<br>+ h4Xn+3             |
| Ao Register<br>Sum 0 |    | Xn   | Xn+1<br>hoXn<br>+ h1Xn-1<br>+ h2Xn-2<br>+ h3Xn-3<br>+ h4Xn-4 | Xn+2<br>h0Xn+1<br>+ h1Xn<br>+ h2Xn-1<br>+ h3Xn-2<br>+ h4Xn-3 | Xn+3<br>h0Xn+2<br>+ h1Xn+1<br>+ h2Xn<br>+ h3Xn-1<br>+ h4Xn-2 | Xn+4<br>h0Xn+3<br>+ h1Xn+2<br>+ h2Xn+1<br>+ h3Xn<br>+ h4Xn-1 | Xn+5<br>h0Xn+4<br>+ h1Xn+3<br>+ h2Xn+2<br>+ h3Xn+1<br>+ h4Xn | Xn+6<br>h0Xn+5<br>+ h1Xn+4<br>+ h2Xn+3<br>+ h3Xn+2<br>+ h4Xn+1 | Xn+7<br>h0Xn+6<br>+ h1Xn+5<br>+ h2Xn+4<br>+ h3Xn+3<br>+ h4Xn+2 |







## 12-bit Cascadable Multiplier-Summer

| Storage temperature                       | –65°C to +150°C  |
|-------------------------------------------|------------------|
| Operating ambient temperature             | –55°C to +125°C  |
| VCC supply voltage with respect to ground | 0.5 V to +7.0 V  |
| Input signal with respect to ground       |                  |
| Signal applied to high impedance output   | –3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA            |
| Latchup current                           | > 400 mA         |

| OPERATING CONDITIONS To meet spec | ified electrical and switching characte | ristics                       |  |
|-----------------------------------|-----------------------------------------|-------------------------------|--|
| Mode                              | Temperature Range (Ambient)             | Supply Voltage                |  |
| Active Operation, Commercial      | 0°C to +70°C                            | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |  |
| Active Operation, Military        | −55°C to +125°C                         | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V |  |

| ELECTRIC    | CAL CHARACTERISTICS Ove | er Operating Conditions (Note 4)              | Andrew Commence |     |             |      |
|-------------|-------------------------|-----------------------------------------------|-----------------|-----|-------------|------|
| Symbol      | Parameter               | Test Condition                                | Min             | Тур | Max         | Unit |
| <b>V</b> OH | Output High Voltage     | <b>V</b> CC = Min., <b>I</b> OH = -2.0 mA     | 3.5             |     |             | V    |
| <b>V</b> OL | Output Low Voltage      | VCC = Min., IOL = 4.0 mA                      |                 |     | 0.5         | V    |
| <b>V</b> IH | Input High Voltage      |                                               | 2.0             |     | <b>V</b> cc | V    |
| <b>V</b> IL | Input Low Voltage       | (Note 3)                                      | 0.0             |     | 0.8         | ٧    |
| lix         | Input Current           | Ground ≤ <b>V</b> IN ≤ <b>V</b> CC (Note 12)  |                 |     | ±20         | μΑ   |
| loz         | Output Leakage Current  | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |                 |     | ±20         | μА   |
| ICC1        | Vcc Current, Dynamic    | (Notes 5, 6)                                  |                 | 15  | 25          | mA   |
| ICC2        | Vcc Current, Quiescent  | (Note 7)                                      |                 |     | 1.0         | mA   |



## 12-bit Cascadable Multiplier-Summer

#### **SWITCHING CHARACTERISTICS**

|              |                                            | LMS12- |     |     |     |     |     |  |  |
|--------------|--------------------------------------------|--------|-----|-----|-----|-----|-----|--|--|
|              |                                            | E      | 65  |     | 0   | 4   | 0   |  |  |
| Symbol       | Parameter                                  | Min    | Max | Min | Max | Min | Max |  |  |
| tCP          | Clock Period                               | 40     |     | 35  |     | 30  |     |  |  |
| <b>t</b> PW  | Clock Pulse Width                          | 15     |     | 15  |     | 12  |     |  |  |
| <b>t</b> SAB | A, B, Data Setup Time                      | 15     |     | 12  |     | 12  |     |  |  |
| tsc          | C Data Setup Time                          | 15     |     | 10  |     | 7   |     |  |  |
| <b>t</b> SEN | ENA, ENB, ENC Setup Time                   | 15     |     | 12  |     | 12  |     |  |  |
| <b>t</b> HAB | A, B, Data Hold Time                       | 5      |     | 5   |     | 5   |     |  |  |
| <b>t</b> HC  | C Data Hold Time                           | 5      |     | 5   |     | 5   |     |  |  |
| <b>t</b> HEN | ENA, ENB, ENC Hold Time                    | 5      |     | 5   |     | 5   |     |  |  |
| <b>t</b> D   | Clock to S-FT = 1                          |        | 50  |     | 40  |     | 35  |  |  |
|              | Clock to S-FT = 0                          |        | 25  |     | 25  |     | 25  |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)  |        | 25  |     | 25  |     | 25  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11) |        | 22  |     | 22  |     | 22  |  |  |



## 12-bit Cascadable Multiplier-Summer

#### **SWITCHING CHARACTERISTICS**

| MILITAR      | Y OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns | s)  |        |     |     |  |  |  |  |
|--------------|-----------------------------------------------------|-----|--------|-----|-----|--|--|--|--|
|              |                                                     |     | LMS12- |     |     |  |  |  |  |
|              |                                                     | 6   | 5      | 5   | 50  |  |  |  |  |
| Symbol       | Parameter                                           | Min | Max    | Min | Max |  |  |  |  |
| <b>t</b> CP  | Clock Period                                        | 40  |        | 35  |     |  |  |  |  |
| <b>t</b> PW  | Clock Pulse Width                                   | 15  |        | 15  |     |  |  |  |  |
| <b>t</b> SAB | A, B, Data Setup Time                               | 15  |        | 15  |     |  |  |  |  |
| tsc          | C Data Setup Time                                   | 15  |        | 15  |     |  |  |  |  |
| tsen         | ENA, ENB, ENC Setup Time                            | 15  |        | 15  |     |  |  |  |  |
| <b>t</b> HAB | A, B, Data Hold Time                                | 5   |        | 5   |     |  |  |  |  |
| tHC          | C Data Hold Time                                    | 5   |        | 5   |     |  |  |  |  |
| tHEN         | ENA, ENB, ENC Hold Time                             | 5   |        | 5   |     |  |  |  |  |
| <b>t</b> D   | Clock to S-FT = 1                                   |     | 50     |     | 45  |  |  |  |  |
|              | Clock to S-FT = 0                                   |     | 25     |     | 25  |  |  |  |  |
| tENA         | Three-State Output Enable Delay (Note 11)           |     | 25     |     | 25  |  |  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11)          |     | 22     |     | 22  |  |  |  |  |





### 12-bit Cascadable Multiplier-Summer

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at  $-0.6~\rm V$  and VCC  $+0.6~\rm V$ . The device can withstand indefinite operation with inputs in the range of  $-0.5~\rm V$  to  $+7.0~\rm V$ . Device operation will not be adversely affected, however, input current levels will be well in excess of  $100~\rm mA$ .
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and **V**CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



## 12-bit Cascadable Multiplier-Summer





# 12-bit Cascadable Multiplier-Summer



| Ceramic Pin Grid Array (G3)             |                                                                                                                                                                                           |  |  |  |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0°C to +70°C — COMMERCIAL SCREENING     |                                                                                                                                                                                           |  |  |  |
| LMS12GC65                               |                                                                                                                                                                                           |  |  |  |
| LMS12GC50                               |                                                                                                                                                                                           |  |  |  |
| LMS12GC40                               |                                                                                                                                                                                           |  |  |  |
| -55°C to +125°C — COMMERCIAL SCREENING  |                                                                                                                                                                                           |  |  |  |
|                                         |                                                                                                                                                                                           |  |  |  |
| LMS12GM50                               |                                                                                                                                                                                           |  |  |  |
| -55°C to +125°C — MIL-STD-883 COMPLIANT |                                                                                                                                                                                           |  |  |  |
| LMS12GMB65                              |                                                                                                                                                                                           |  |  |  |
| LMS12GMB50                              |                                                                                                                                                                                           |  |  |  |
|                                         |                                                                                                                                                                                           |  |  |  |
|                                         | G3)  0°C to +70°C — COMMERCIAL SCREENING  LMS12GC65 LMS12GC50 LMS12GC40  -55°C to +125°C — COMMERCIAL SCREENING  LMS12GM65 LMS12GM50  -55°C to +125°C — MIL-STD-883 COMPLIANT  LMS12GMB65 |  |  |  |





Ordering Information

Video Imaging Products

Arithmetic Logic Units & Special Arithmetic Functions

Multipliers & Multiplier-Accumulators

Register Products

Peripheral Products

6

FIFO Products

7

**Quality and Reliability** 

Package Information

**Product Listing** 

Sales Offices

10

**Technology and Design Features** 



# **Register Products**



| <b>REGISTER</b> | PRODUCTS                                               | 5-1  |
|-----------------|--------------------------------------------------------|------|
| Pipeline Reg    | gisters                                                |      |
| L29C520         | 4 x 8-bit Multilevel Pipeline Register (1-4 Stages)    | 5-3  |
| L29C521         | 4 x 8-bit Multilevel Pipeline Register (1-4 Stages)    | 5-3  |
| LPR520          | 4 x 16-bit Multilevel Pipeline Register (1-4 Stages)   | 5-11 |
| LPR521          | 4 x 16-bit Multilevel Pipeline Register (1-4 Stages)   | 5-11 |
| LPR200          | 8 x 16-bit Multilevel Pipeline Register (1-8 Stages)   |      |
| LPR201          | 7 x 16-bit Multilevel Pipeline Register (1-7 Stages)   |      |
| L29C525         | 16 x 8-bit Dual 8-Deep Pipeline Register (1-16 Stages) | 5-27 |
| L10C11          | 4/8-bit Variable Length Shift Register (3-18 Stages)   | 5-35 |
| L21C11          | 8-bit Variable Length Shift Register (1-16 Stages)     | 5-41 |
| Shadow Reg      |                                                        |      |
| L29C818         | 8-bit Serial Scan Shadow Register                      | 5-47 |
|                 |                                                        |      |





# L29C520/521

# 4 x 8-bit Multilevel Pipeline Register

### **FEATURES**

- ☐ Four 8-bit Registers
- ☐ Implements Double 2-Stage Pipeline or Single 4-Stage Pipeline Register
- ☐ Hold, Shift, and Load Instructions
- ☐ Separate Data In and Data Out Pins
- ☐ High-Speed, Low Power CMOS Technology
- ☐ Three-State Outputs
- ☐ DESC SMD No. 5962-91762
- ☐ Available 100% Screened to MIL-STD-883, Class B
- □ Replaces IDT29FCT520/IDT29FCT521 and AMD Am29520/Am29521
- ☐ Package Styles Available:
  - 24-pin Plastic DIP
  - 24-pin Ceramic DIP
  - 28-pin Plastic LCC, J-Lead
  - 28-pin Ceramic LCC
  - 24-pin Ceramic Flatpack
  - 24-pin Plastic SSOP

### DESCRIPTION

The L29C520 and L29C521 are pinfor-pin compatible with the IDT29FCT520/IDT29FCT521 and AMD Am29520/Am29521, implemented in low power CMOS.

The L29C520 and L29C521 contain four registers which can be configured as two independent, 2-level pipelines or as one 4-level pipeline.

The Instruction pins, I1-0, control the loading of the registers. For either device, the registers may be configured as a four-stage delay line, with data loaded into R1 and shifted sequentially through R2, R3, and R4. Also, for the L29C520, data may be loaded from the inputs into either R1 or R3 with only R2 or R4 shifting. The L29C521 differs from the L29C520 in that R2 and R4 remain unchanged during this type of data load, as shown in Tables 1 and 2. Finally, I1-0 may be set to prevent any register from changing.

The S1-0 select lines control a 4-to-1 multiplexer which routes the contents of any of the registers to the Y output pins. The independence of the I and S controls allows simultaneous write and read operations on different registers.

### TABLE 1. L29C520 Instruction Table Description L D→R1 R1→R2 L R2→R3 R3→R4 L Н HOLD HOLD D→R3 R3→R4 Н D→R1 R1→R2 HOLD HOLD н н ALL REGISTERS ON HOLD

|    | Table 2.<br>L29C521 Instruction Table |        |         |         |        |  |  |
|----|---------------------------------------|--------|---------|---------|--------|--|--|
| l1 | lo                                    | Descri | otion   |         |        |  |  |
| L  | L                                     | D→R1   | R1→R2   | R2→R3   | R3→R4  |  |  |
| L  | Н                                     | HOLD   | HOLD    | D→R3    | HOLD   |  |  |
| Н  | L                                     | D→R1   | HOLD    | HOLD    | · HOLD |  |  |
| Н  | Н                                     | ALL RE | GISTERS | ON HOLE | )      |  |  |

| T, | ABL | E 3. OUTPUT SELECT |
|----|-----|--------------------|
| S1 | So  | Register Selected  |
| L  | Г   | Register 4         |
| L  | н   | Register 3         |
| Н  | L   | Register 2         |
| Н  | Н   | Register 1         |





| Storage temperature                       | 65°C to +150°C   |
|-------------------------------------------|------------------|
| Operating ambient temperature             | 55°C to +125°C   |
| Vcc supply voltage with respect to ground | 0.5 V to +7.0 V  |
| Input signal with respect to ground       | 3.0 V to +7.0 V  |
| Signal applied to high impedance output   | –3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA            |
| Latchup current                           | > 400 mA         |

| OPERATING CONDITIONS To meet spec | NDITIONS To meet specified electrical and switching characteristics |                               |  |  |  |
|-----------------------------------|---------------------------------------------------------------------|-------------------------------|--|--|--|
| Mode                              | Temperature Range (Ambient)                                         | Supply Voltage                |  |  |  |
| Active Operation, Commercial      | 0°C to +70°C                                                        | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |  |  |  |
| Active Operation, Military        | -55°C to +125°C                                                     | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V |  |  |  |

| ELECTRIC    | CAL CHARACTERISTICS Ove | er Operating Conditions (Note 4)              |     |     |               |      |
|-------------|-------------------------|-----------------------------------------------|-----|-----|---------------|------|
| Symbol      | Parameter               | Test Condition                                | Min | Тур | Max           | Unit |
| <b>V</b> OH | Output High Voltage     | VCC = Min., IOH = -15.0 mA                    | 2.4 |     |               | ٧    |
| <b>V</b> OL | Output Low Voltage      | VCC = Min., IOL = 24.0 mA                     |     |     | 0.5           | ٧    |
| <b>V</b> iH | Input High Voltage      |                                               | 2.0 |     | . <b>V</b> CC | ٧    |
| <b>V</b> IL | Input Low Voltage       | (Note 3)                                      | 0.0 |     | 0.8           | ٧    |
| lix         | Input Current           | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20           | μА   |
| loz         | Output Leakage Current  | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20           | μА   |
| ICC1        | Vcc Current, Dynamic    | (Notes 5, 6)                                  |     |     | 30            | mA   |
| ICC2        | Vcc Current, Quiescent  | (Note 7)                                      |     |     | 1.5           | mA   |



# 4 x 8-bit Multilevel Pipeline Register

# **SWITCHING CHARACTERISTICS**

| Сомме        | COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |              |     |     |     |  |  |
|--------------|------------------------------------------------------------|--------------|-----|-----|-----|--|--|
|              |                                                            | L29C520/521- |     |     |     |  |  |
|              |                                                            | 2            | 2   | 1   | 4   |  |  |
| Symbol       | Parameter                                                  | Min          | Max | Min | Max |  |  |
| <b>t</b> PD  | Clock to Output Delay                                      |              | 22  |     | 14  |  |  |
| tSEL         | Select to Output Delay                                     |              | 20  |     | 13  |  |  |
| <b>t</b> PW  | Clock Pulse Width                                          | 10           |     | 7   |     |  |  |
| tsı          | Instruction Setup Time                                     | 10           |     | 5   |     |  |  |
| tHI          | Instruction Hold Time                                      | 3            |     | 1   |     |  |  |
| <b>t</b> SD  | Data Setup Time                                            | 10           |     | 5   |     |  |  |
| <b>t</b> HD  | Data Hold Time                                             | 3            |     | 1   |     |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)                  |              | 21  |     | 15  |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11)                 |              | 15  |     | 12  |  |  |

| MILITAR      | MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |              |     |     |     |     |     |  |
|--------------|-------------------------------------------------------------|--------------|-----|-----|-----|-----|-----|--|
|              |                                                             | L29C520/521- |     |     |     |     |     |  |
|              |                                                             | 3            | 30  |     | 4   | 1   | 6   |  |
| Symbol       | Parameter                                                   | Min          | Max | Min | Max | Min | Max |  |
| <b>t</b> PD  | Clock to Output Delay                                       |              | 30  |     | 24  |     | 16  |  |
| <b>t</b> SEL | Select to Output Delay                                      |              | 30  |     | 22  |     | 15  |  |
| <b>t</b> PW  | Clock Pulse Width                                           | 15           |     | 10  |     | 8   |     |  |
| tsı          | Instruction Setup Time                                      | 15           |     | 10  |     | 6   |     |  |
| tHI          | Instruction Hold Time                                       | 5            |     | 3   |     | 2   |     |  |
| tsp          | Data Setup Time                                             | 15           |     | 10  |     | 6   |     |  |
| <b>t</b> HD  | Data Hold Time                                              | 5            |     | 3   |     | 2   |     |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)                   |              | 25  |     | 22  |     | 16  |  |
| tDIS         | Three-State Output Disable Delay (Note 11)                  |              | 20  |     | 16  |     | 13  |  |



# 4 x 8-bit Multilevel Pipeline Register

### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.







| Speed | Plastic DIP<br>(P2)                 | Ceramic DIP<br>(C1) | Plastic J-Lead Chip Carrier (J4) | Ceramic Leadless<br>Chip Carrier (K1) |  |  |  |  |
|-------|-------------------------------------|---------------------|----------------------------------|---------------------------------------|--|--|--|--|
|       | 0°C to +70°C — Commercial Screening |                     |                                  |                                       |  |  |  |  |
| 22 ns | L29C520PC22                         | L29C520CC22         | L29C520JC22                      | L29C520KC22                           |  |  |  |  |
| 14 ns | L29C520PC14                         | L29C520CC14         | L29C520JC14                      | L29C520KC14                           |  |  |  |  |
|       | -55°C to +125°C — Comme             | RCIAL SCREENING     |                                  |                                       |  |  |  |  |
| 30 ns |                                     | L29C520CM30         |                                  | L29C520KM30                           |  |  |  |  |
| 24 ns |                                     | L29C520CM24         |                                  | L29C520KM24                           |  |  |  |  |
| 16 ns |                                     | L29C520CM16         |                                  | L29C520KM16                           |  |  |  |  |
|       | -55°C to +125°C — MIL-S             | TD-883 COMPLIANT    |                                  |                                       |  |  |  |  |
| 30 ns |                                     | L29C520CMB30        |                                  | L29C520KMB30                          |  |  |  |  |
| 24 ns |                                     | L29C520CMB24        |                                  | L29C520KMB24                          |  |  |  |  |
| 16 ns |                                     | L29C520CMB16        |                                  | L29C520KMB16                          |  |  |  |  |



|          |                                         | 4 x 6-bit Multilevel Pipelifie negistel |
|----------|-----------------------------------------|-----------------------------------------|
|          | L29C520 — ORDERING INFORMATION          |                                         |
|          | 24-pin                                  | 24-pin — 0.209" wide                    |
|          | 24-piii                                 | 24-piii — 0.209 Wide                    |
|          | 1                                       | 1                                       |
| eed      | Ceramic Flatpack (M1)                   | Plastic SSOP<br>(S1)                    |
| ns       | 0°C to +70°C — COMMERCIAL SCREENING     | L29C520SC22                             |
| ns       |                                         | L29C520SC22<br>L29C520SC14              |
|          | -55°C to +125°C — Commercial Screening  |                                         |
|          | -55°C to +125°C — MIL-STD-883 Compliant |                                         |
| ns       | L29C520MMB30                            |                                         |
| ns<br>ns | L29C520MMB24<br>L29C520MMB16            |                                         |





| Speed | Plastic DIP<br>(P2)                 | Ceramic DIP<br>(C1) | Plastic J-Lead Chip Carrier (J4) | Ceramic Leadless<br>Chip Carrier (K1) |  |  |  |  |
|-------|-------------------------------------|---------------------|----------------------------------|---------------------------------------|--|--|--|--|
| 0.0   | 0°C to +70°C — COMMERCIAL SCREENING |                     |                                  |                                       |  |  |  |  |
| 22 ns | L29C521PC22                         | L29C521CC22         | L29C521JC22                      | L29C521KC22                           |  |  |  |  |
|       | -55°С to +125°С — Сомм              | ERCIAL SCREENING    |                                  |                                       |  |  |  |  |
| 30 ns |                                     | L29C521CM30         |                                  | L29C521KM30                           |  |  |  |  |
| 24 ns |                                     | L29C521CM24         |                                  | L29C521KM24                           |  |  |  |  |
|       | -55°C to +125°C — MIL-S             | TD-883 COMPLIANT    |                                  |                                       |  |  |  |  |
| 30 ns |                                     | L29C521CMB30        |                                  | L29C521KMB30                          |  |  |  |  |
| 24 ns |                                     | L29C521CMB24        |                                  | L29C521KMB24                          |  |  |  |  |
|       |                                     |                     |                                  |                                       |  |  |  |  |



|      | L29C521 — ORDERING INFORMATION                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | 24-pin                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | lo                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | 11                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | D1                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | D3                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | D5                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | D7 ☐ ☐ 10 15 ☐ ☐ Y6                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | Ceramic Flatpack                                      | TEACHTER STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF |
| peed | (M1)  0°C to +70°C — COMMERCIAL SCREENING             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | O TO TO O — COMMENCIAL SCREENING                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | -55°C to +125°C — COMMERCIAL SCREENING                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0 ns | -55°C to +125°C MIL-STD-883 COMPLIANT L29C521MMB30    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4 ns | L29C521MMB24                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                                                       | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



# LPR520/521

# 4 x 16-bit Multilevel Pipeline Register

### **FEATURES**

- ☐ Four 16-bit Registers
- ☐ Implements Double 2-Stage Pipeline or Single 4-Stage Pipeline Register
- ☐ Hold, Shift, and Load Instructions
- ☐ Separate Data In and Data Out Pins
- ☐ High-Speed, Low Power CMOS Technology
- ☐ Three-State Outputs
- □ DESC SMD No. 5962-89716
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 40-pin Plastic DIP
  - 40-pin Ceramic DIP
  - 44-pin Plastic LCC, J-Lead
  - 44-pin Ceramic LCC

### **DESCRIPTION**

The LPR520 and LPR521 are functionally compatible with the IDT29FCT520/IDT29FCT521 and AMD Am29520/Am29521 but have 16-bit inputs and outputs. They are implemented in low power CMOS.

The LPR520 and LPR521 contain four registers which can be configured as two independent, 2-level pipelines or as one 4-level pipeline.

The Instruction pins, I1-0, control the loading of the registers. For either device, the registers may be configured as a four-stage delay line, with data loaded into R1 and shifted sequentially through R2, R3, and R4. Also, for the LPR520, data may be loaded from the inputs into either R1 or R3 with only R2 or R4 shifting. The LPR521 differs from the LPR520 in that R2 and R4 remain unchanged during this type of data load, as shown in Tables 1 and 2. Finally, I1-0 may be set to prevent any register from changing.

The S1-0 select lines control a 4-to-1 multiplexer which routes the contents of any of the registers to the Y output pins. The independence of the I and S controls allows simultaneous write and read operations on different registers.

### TABLE 1. LPR520 Instruction Table lı Description L L D→R1 R1→R2 R2→R3 R3→R4 Н HOLD HOLD D→R3 R3→R4 L Н D→R1 R1→R2 HOLD HOLD L н ALL REGISTERS ON HOLD

| Table 2. LPR521 Instruction Table |    |                       |       |       |       |  |  |
|-----------------------------------|----|-----------------------|-------|-------|-------|--|--|
| l1                                | lo | Descrip               | otion |       |       |  |  |
| L                                 | L  | D→R1                  | R1→R2 | R2→R3 | R3→R4 |  |  |
| L                                 | Н  | HOLD                  | HOLD  | D→R3  | HOLD  |  |  |
| Н                                 | L  | D→R1                  | HOLD  | HOLD  | HOLD  |  |  |
| Н                                 | Н  | ALL REGISTERS ON HOLD |       |       |       |  |  |

| TABLE 3. OUTPUT SELECT |    |                   |  |  |  |  |
|------------------------|----|-------------------|--|--|--|--|
| S1                     | So | Register Selected |  |  |  |  |
| L                      | ٦  | Register 4        |  |  |  |  |
| L                      | Η  | Register 3        |  |  |  |  |
| Н                      | L  | Register 2        |  |  |  |  |
| Н                      | н  | Register 1        |  |  |  |  |





# 4 x 16-bit Multilevel Pipeline Register

| Storage temperature                       | 65°C to +150°C   |
|-------------------------------------------|------------------|
| Operating ambient temperature             | –55°C to +125°C  |
| Vcc supply voltage with respect to ground | –0.5 V to +7.0 V |
| Input signal with respect to ground       | –3.0 V to +7.0 V |
| Signal applied to high impedance output   | 3.0 V to +7.0 V  |
| Output current into low outputs           | 25 mA            |
| Latchup current                           | > 400 mA         |

| OPER/ | ATING CO | NDITIONS | To meet s | pecified ele | ectrical and | switching of | characterist | ics |
|-------|----------|----------|-----------|--------------|--------------|--------------|--------------|-----|
|       |          |          |           |              |              |              |              |     |

**Mode**Active Operation, Commercial
Active Operation, Military

**Temperature Range** (Ambient) 0°C to +70°C

-55°C to +125°C

Supply Voltage  $4.75 \text{ V} \leq \text{V}_{CC} \leq 5.25 \text{ V}$ 

4.50 V ≤ **V**CC ≤ 5.50 V

| ELECTRIC    | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                                               |     |     |             |      |  |  |
|-------------|---------------------------------------------------------------|-----------------------------------------------|-----|-----|-------------|------|--|--|
| Symbol      | Parameter                                                     | Test Condition                                | Min | Тур | Max         | Unit |  |  |
| <b>V</b> OH | Output High Voltage                                           | Vcc = Min., Iон = -2.0 mA                     | 2.4 |     |             | ٧    |  |  |
| <b>V</b> OL | Output Low Voltage                                            | <b>V</b> CC = Min., <b>I</b> OL = 8.0 mA      |     |     | 0.5         | V    |  |  |
| <b>V</b> iH | Input High Voltage                                            |                                               | 2.0 |     | <b>V</b> CC | V    |  |  |
| <b>V</b> IL | Input Low Voltage                                             | (Note 3)                                      | 0.0 |     | 0.8         | V    |  |  |
| lix         | Input Current                                                 | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20         | μА   |  |  |
| loz         | Output Leakage Current                                        | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μА   |  |  |
| ICC1        | Vcc Current, Dynamic                                          | (Notes 5, 6)                                  |     | 10  | 40          | mA   |  |  |
| ICC2        | Vcc Current, Quiescent                                        | (Note 7)                                      |     |     | 1.0         | mA   |  |  |



# 4 x 16-bit Multilevel Pipeline Register

# **SWITCHING CHARACTERISTICS**

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                                            |             |     |     |     |     |     |  |  |
|------------------------------------------------------------|--------------------------------------------|-------------|-----|-----|-----|-----|-----|--|--|
|                                                            |                                            | LPR520/521- |     |     |     |     |     |  |  |
|                                                            |                                            | 2           | 25  | 2   | 2   | 15  |     |  |  |
| Symbol                                                     | Parameter                                  | Min         | Max | Min | Max | Min | Max |  |  |
| <b>t</b> PD                                                | Clock to Output Delay                      |             | 25  |     | 22  |     | 15  |  |  |
| <b>t</b> SEL                                               | Select to Output Delay                     |             | 25  |     | 20  |     | 15  |  |  |
| <b>t</b> PW                                                | Clock Pulse Width                          | 10          |     | 10  |     | 8   |     |  |  |
| tsı                                                        | Instruction Setup Time                     | 13          |     | 10  |     | 6   |     |  |  |
| tHI                                                        | Instruction Hold Time                      | 3           |     | 3   |     | 1   |     |  |  |
| tsd                                                        | Data Setup Time                            | 13          |     | 10  |     | 6   |     |  |  |
| <b>t</b> HD                                                | Data Hold Time                             | 3           |     | 3   |     | 1   |     |  |  |
| tENA                                                       | Three-State Output Enable Delay (Note 11)  |             | 25  |     | 21  |     | 15  |  |  |
| tDIS                                                       | Three-State Output Disable Delay (Note 11) |             | 25  |     | 15  |     | 12  |  |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                                            |             |     |     |     |     |     |  |  |
|-------------------------------------------------------------|--------------------------------------------|-------------|-----|-----|-----|-----|-----|--|--|
|                                                             |                                            | LPR520/521- |     |     |     |     |     |  |  |
|                                                             |                                            | 3           | 80  | 2   | 4   | 1   | 8   |  |  |
| Symbol                                                      | Parameter                                  | Min         | Max | Min | Max | Min | Max |  |  |
| <b>t</b> PD                                                 | Clock to Output Delay                      |             | 30  |     | 24  |     | 18  |  |  |
| <b>t</b> SEL                                                | Select to Output Delay                     |             | 30  |     | 22  |     | 18  |  |  |
| <b>t</b> PW                                                 | Clock Pulse Width                          | 15          |     | 10  |     | 9   |     |  |  |
| tsı                                                         | Instruction Setup Time                     | 15          |     | 10  |     | 8   |     |  |  |
| <b>t</b> HI                                                 | Instruction Hold Time                      | 5           |     | 3   |     | 2   |     |  |  |
| tsp                                                         | Data Setup Time                            | 15          |     | 10  |     | 8   |     |  |  |
| <b>t</b> HD                                                 | Data Hold Time                             | 5           |     | 3   |     | 2   |     |  |  |
| <b>t</b> ENA                                                | Three-State Output Enable Delay (Note 11)  |             | 25  |     | 22  |     | 16  |  |  |
| tDIS                                                        | Three-State Output Disable Delay (Note 11) |             | 20  |     | 16  |     | 13  |  |  |



# 4 x 16-bit Multilevel Pipeline Register

### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC +0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

ICV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu$ F ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.







| Speed | Plastic DIP<br>(P3)      | Ceramic DIP<br>(C11) | Plastic J-Lead Chip Carrier (J1) | Ceramic Leadless<br>Chip Carrier (K2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|--------------------------|----------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 0°C to +70°C — COMMERCIA | AL SCREENING         | and the second second            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 25 ns | LPR520PC25               |                      | LPR520JC25                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 22 ns | LPR520PC22               |                      | LPR520JC22                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 15 ns | LPR520PC15               |                      | LPR520JC15                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       | -55°C to +125°C — Comme  | RCIAL SCREENING      |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |                          |                      |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |                          |                      |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3.00  | -55°C to +125°C — MIL-S  | TD-883 COMPLIANT     |                                  | and the second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second s |
| 30 ns |                          | LPR520CMB30          |                                  | LPR520KMB30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 24 ns |                          | LPR520CMB24          |                                  | LPR520KMB24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 18 ns |                          | LPR520CMB18          |                                  | LPR520KMB18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       |                          |                      |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |





| Speed | Plastic DIP<br>(P3)      | Ceramic DIP<br>(C11) | Plastic J-Lead Chip Carrier (J1) | Ceramic Leadless<br>Chip Carrier (K2) |
|-------|--------------------------|----------------------|----------------------------------|---------------------------------------|
|       | 0°C to +70°C — COMMERCIA | AL SCREENING         |                                  |                                       |
| 25 ns | LPR521PC25               |                      | LPR521JC25                       |                                       |
| 22 ns | LPR521PC22               |                      | LPR521JC22                       |                                       |
| 15 ns | LPR521PC15               |                      | LPR521JC15                       |                                       |
|       | -55°С to +125°С — Сомм   | ERCIAL SCREENING     |                                  |                                       |
|       |                          |                      |                                  |                                       |
|       |                          |                      |                                  |                                       |
|       | -55°C to +125°C — MIL-S  | TD-883 COMPLIANT     |                                  |                                       |
| 30 ns |                          | LPR521CMB30          |                                  | LPR521KMB30                           |
| 24 ns |                          | LPR521CMB24          |                                  | LPR521KMB24                           |
| 18 ns |                          | LPR521CMB18          |                                  | LPR521KMB18                           |
|       |                          |                      |                                  |                                       |



# LPR200/201

# 16-bit Multilevel Pipeline Register

### **FEATURES**

- Pipeline Registers —
   Eight 16-bit High-Speed (LPR200) or

   Seven 16-bit High-Speed with a
   Direct Feed-Through Path (LPR201)
- Programmable Multilevel Register Configurations
- ☐ Access time of 10 ns
- ☐ Hold, Shift, and Load Instructions
- ☐ Replaces IDT73200 and IDT73201
- ☐ Available 100% Screened to MIL-STD-883. Class B
- ☐ Package Styles Available:
  - 48-pin Plastic DIP
  - 48-pin Sidebraze, Hermetic DIP
  - 52-pin Plastic LCC, J-Lead
  - 52-pin Ceramic LCC

### DESCRIPTION

The **LPR200** and **LPR201** are programmable multilevel pipeline registers. Both devices are pin-for-pin compatible with the IDT73200 and IDT73201.

The LPR200 contains eight 16-bit high-speed pipeline registers which can be configured as eight independent, 1-level pipelines; four independent, 2-level pipelines; two independent, 4-level pipelines; or as one 8-level pipeline.

The LPR201 contains seven 16-bit high-speed pipeline registers which can be configured as seven independent, 1-level pipelines; three independent, 2-level plus one 1-level pipelines; one 4-level plus one 3-level pipeline; or as one 7-level pipeline.

The Instruction pins, I3-0, control the loading of the registers. The registers can be configured as a seven-stage delay line (eight-stage in the case of the LPR200) with data loaded into A

and shifted sequentially through B, C, D, E, F, and G (and H in the case of the LPR200) as shown in Table 1. The Instruction pins may also be set to prevent any register from changing.

The Select lines, S2-0, control an 8-to-1 multiplexer which routes the contents of any of the registers to the Y output pins. The independence of the I and S controls allow simultaneous write and read operations on different registers.



# 16-bit Multilevel Pipeline Register

### SIGNAL DEFINITIONS

### Power

Vcc and GND

+5 V power supply. All pins must be connected.

### Clock

CLK — Master Clock

The rising edge of CLK strobes all registers.

### Inputs

D15-0 — Data Input

16-bit data input port. Data is latched into the registers on the rising edge of CLK.

### Outputs

Y15-0 — Data Output

16-bit data output port.

### **Controls**

I3-0 — Instruction Control

The instruction control pins select which register operation will be carried out. Refer to Tables 2 and 3.

SEL2-0 — Output Select

The output select pins control which register contents will appear at the Y15-0 output pins. Refer to Tables 4 and 5.

CEN — Clock Enable

When  $\overline{\text{CEN}}$  is LOW, the instruction designated by I3-0 is performed on the registers. When  $\overline{\text{CEN}}$  is HIGH, no register operations are performed.



<sup>\*</sup>Applies to LPR200 only

<del>OE</del> — Output Enable

When  $\overline{OE}$  is LOW, the register data specified by SEL2-0 is available on the Y15-0 output pins. When  $\overline{OE}$  is HIGH, the output port is in a high-impedance state.

5-18



| TABLE 2.  | TABLE 2. LPR200 Instruction Table |     |    |    |                                                                                                                                                |  |  |  |
|-----------|-----------------------------------|-----|----|----|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|           | Inputs                            |     |    |    |                                                                                                                                                |  |  |  |
| Mnemonics | la                                | l2  | l1 | lo | Description                                                                                                                                    |  |  |  |
| LDA       | 0                                 | 0   | 0  | 0  | D15-0→A                                                                                                                                        |  |  |  |
| LDB       | 0                                 | 0   | 0  | 1  | D15-0→B                                                                                                                                        |  |  |  |
| LDC       | 0                                 | 0   | 1  | 0  | D15-0→C                                                                                                                                        |  |  |  |
| LDD       | 0                                 | 0   | 1  | 1  | D15-0→D                                                                                                                                        |  |  |  |
| LDE       | 0                                 | 1 . | 0  | 0  | D15-0→E                                                                                                                                        |  |  |  |
| LDF       | 0                                 | 1   | 0  | 1  | D15-0→F                                                                                                                                        |  |  |  |
| LDG       | 0                                 | 1   | 1  | 0  | D15-0→G                                                                                                                                        |  |  |  |
| LDH       | 0                                 | 1   | 1  | 1  | D15-0→H                                                                                                                                        |  |  |  |
| LSHAH     | 1                                 | 0   | 0  | 0  | $D_{15-0}\rightarrow A$ $A\rightarrow B$ $B\rightarrow C$ $C\rightarrow D$ $D\rightarrow E$ $E\rightarrow F$ $F\rightarrow G$ $G\rightarrow H$ |  |  |  |
| LSHAD     | 1                                 | 0   | 0  | 1  | D15-0→A A→B B→C C→D                                                                                                                            |  |  |  |
| LSHEH     | 1                                 | 0   | 1  | 0  | D15-0→E E→F F→G G→H                                                                                                                            |  |  |  |
| LSHAB     | 1                                 | 0   | 1  | 1  | D15-0→A A→B                                                                                                                                    |  |  |  |
| LSHCD     | 1                                 | 1   | 0  | 0  | D15-0→C C→D                                                                                                                                    |  |  |  |
| LSHEF     | 1                                 | 1   | 0  | 1  | D15-0→E E→F                                                                                                                                    |  |  |  |
| LSHGH     | 1                                 | 1   | 1  | 0  | D15-0→G G→H                                                                                                                                    |  |  |  |
| HOLD      | 1                                 | 1   | 1  | 1  | ALL REGISTERS ON HOLD                                                                                                                          |  |  |  |

| TABLE 4. LPR200<br>OUTPUT SELECT |      |                  |       |  |  |  |  |
|----------------------------------|------|------------------|-------|--|--|--|--|
| SEL <sub>2</sub>                 | SEL1 | SEL <sub>0</sub> | Y15-0 |  |  |  |  |
| 0                                | 0    | 0                | Α     |  |  |  |  |
| 0                                | 0    | 1                | В     |  |  |  |  |
| 0                                | 1    | 0                | С     |  |  |  |  |
| 0                                | 1    | 1                | D     |  |  |  |  |
| 1                                | 0    | 0                | E     |  |  |  |  |
| 1                                | 0    | 1                | F     |  |  |  |  |
| 1                                | 1    | 0                | G     |  |  |  |  |
| 1                                | . 1  | 1                | Н     |  |  |  |  |

| TABLE 3.  | LPF | <b>1201</b> | Inst | TRUC | TION TABLE                                   |
|-----------|-----|-------------|------|------|----------------------------------------------|
|           |     | Inp         | uts  |      |                                              |
| Mnemonics | lз  | l2          | l1   | lo   | Description                                  |
| LDA       | 0   | 0           | 0    | 0    | D15-0→A                                      |
| LDB       | 0   | 0           | 0    | 1    | D15-0→B                                      |
| LDC       | 0   | 0           | 1    | 0    | D15-0→C                                      |
| LDD       | 0   | 0           | 1    | 1    | D15-0→D                                      |
| LDE       | 0   | 1           | 0    | 0    | D15-0→E                                      |
| LDF       | 0   | 1           | 0    | 1    | D15-0→F                                      |
| LDG       | 0   | 1           | 1    | 0    | D15-0→G                                      |
| HOLD      | 0   | 1           | 1    | 1    | ALL REGISTERS ON HOLD                        |
| LSHAG     | 1   | 0           | 0    | 0    | D <sub>15-0</sub> →A A→B B→C C→D D→E E→F F→G |
| LSHAD     | 1   | 0           | 0    | 1    | D <sub>15-0</sub> →A A→B B→C C→D             |
| LSHEG     | 1   | 0           | 1    | 0    | D15-0→E E→F F→G                              |
| LSHAB     | 1   | 0           | 1    | 1    | D15-0→A A→B                                  |
| LSHCD     | 1   | 1           | 0    | 0    | D15-0→C C→D                                  |
| LSHEF     | 1   | 1           | 0    | 1    | D15-0→E E→F                                  |
| LDG       | 1   | 1           | 1    | 0    | D15-0→G                                      |
| HOLD      | 1   | 1           | 1    | 1    | ALL REGISTERS ON HOLD                        |

| TABLI            | TABLE 5. LPR201 OUTPUT SELECT |                  |       |  |  |  |  |
|------------------|-------------------------------|------------------|-------|--|--|--|--|
| SEL <sub>2</sub> | SEL1                          | SEL <sub>0</sub> | Y15-0 |  |  |  |  |
| 0                | 0                             | 0                | Α     |  |  |  |  |
| 0                | 0                             | 1                | В     |  |  |  |  |
| 0                | 1                             | 0                | С     |  |  |  |  |
| 0                | 1                             | 1                | D     |  |  |  |  |
| 1                | 0                             | 0                | E     |  |  |  |  |
| 1                | 0                             | 1                | F     |  |  |  |  |
| 1                | 1                             | 0                | G     |  |  |  |  |
| 1                | 1                             | 1                | D15-0 |  |  |  |  |



# 16-bit Multilevel Pipeline Register

| Storage temperature                       | –65°C to +155°C      |
|-------------------------------------------|----------------------|
| Operating ambient temperature             | –55°C to +125°C      |
| VCC supply voltage with respect to ground | –0.5 V to +7.0 V     |
| Input signal with respect to ground       | 0.5 V to Vcc + 0.5 V |
| Signal applied to high impedance output   | 0.5 V to Vcc + 0.5 \ |
| Output current into low outputs           | 50 mA                |
| Latchup current                           | > 400 mA             |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                                                           |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage                                            |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | $4.75~\text{V} \leq \text{V}\text{CC} \leq 5.25~\text{V}$ |  |  |  |
| Active Operation Military                                                       | -55°C to +125°C             | 4 50 V < <b>V</b> CC < 5 50 V                             |  |  |  |

| ELECTRIC    | CAL CHARACTERISTICS Ove | er Operating Conditions (Note 4) | Single Company | 1000 C 1000<br>1000 C 1000<br>1000 C 1000 |             | Till say |
|-------------|-------------------------|----------------------------------|----------------|-------------------------------------------|-------------|----------|
| Symbol      | Parameter               | Test Condition                   | Min            | Тур                                       | Max         | Unit     |
| <b>V</b> OH | Output High Voltage     | Vcc = Min., IOH = -8.0 mA        | 2.4            |                                           |             | ٧        |
| <b>V</b> OL | Output Low Voltage      | Vcc = Min., IOL = 16 mA          |                |                                           | 0.4         | V        |
| <b>V</b> 1H | Input High Voltage      |                                  | 2.0            |                                           | <b>V</b> cc | ٧        |
| <b>V</b> IL | Input Low Voltage       | (Note 3)                         | 0.0            |                                           | 0.8         | ٧        |
| lix         | Input Current           | Ground ≤ VIN ≤ VCC (Note 12)     |                |                                           | ±20         | μА       |
| loz         | Output Leakage Current  | (Note 12)                        |                |                                           | ±20         | μА       |
| ICC1        | Vcc Current, Dynamic    | (Notes 5, 6)                     |                | 10                                        | 30          | mA       |
| ICC2        | Vcc Current, Quiescent  | (Note 7)                         |                | 2.0                                       | 10          | mA       |
| CIN         | Input Capacitance       | <b>T</b> A = 25°C, f = 1 MHz     |                |                                           | 10          | pF       |
| Соит        | Output Capacitance      | <b>T</b> A = 25°C, f = 1 MHz     |                |                                           | 12          | pF       |

5-20



# 16-bit Multilevel Pipeline Register

### **SWITCHING CHARACTERISTICS**

|               |                                                | LPR200/201- |     |     |     |     |     |     |     |
|---------------|------------------------------------------------|-------------|-----|-----|-----|-----|-----|-----|-----|
|               |                                                | 20          |     | 15  |     | 12  |     | 1   | 0   |
| Symbol        | Parameter                                      | Min         | Max | Min | Max | Min | Max | Min | Max |
| <b>t</b> CYC  | Cycle Time                                     | 20          |     | 15  |     | 12  |     | 10  |     |
| <b>t</b> PW   | Clock Pulse Width                              | 5           |     | 5   |     | 5   |     | 5   |     |
| <b>t</b> PD   | Clock to Output Delay                          |             | 20  |     | 15  |     | 12  |     | 10  |
| tsel          | Select to Output Delay                         |             | 20  |     | 15  |     | 12  |     | 10  |
| <b>t</b> PDDO | Data In to Data Out Flowthrough Delay (LPR201) |             | 20  |     | 15  |     | 12  |     | 10  |
| tsı           | Instruction Setup Time                         | 5           |     | 5   |     | 4   |     | 3   |     |
| tHI           | Instruction Hold Time                          | 2           |     | 2   |     | 2   |     | 1.5 |     |
| tsD           | Data Setup Time                                | 4           |     | 4   |     | 3   |     | 3   |     |
| <b>t</b> HD   | Data Hold Time                                 | 2           |     | 2   |     | 1   |     | 0   |     |
| tsc           | Clock Enable Setup Time                        | 5           |     | 5   |     | 4   |     | 3   |     |
| <b>t</b> HC   | Clock Enable Hold Time                         | 2           |     | 2   |     | 2   |     | 1.5 |     |
| <b>t</b> DIS  | Three-State Output Disable Delay (Note 11)     |             | 10  |     | 9   |     | 8   |     | 6   |
| <b>t</b> ENA  | Three-State Output Enable Delay (Note 11)      |             | 15  |     | 10  |     | 9   |     | 7   |



# 16-bit Multilevel Pipeline Register

# **SWITCHING CHARACTERISTICS**

|               |                                                | LPR200/201- |     |     |     |     |     |  |
|---------------|------------------------------------------------|-------------|-----|-----|-----|-----|-----|--|
|               |                                                | 2           | :0  | 15  |     | 1   | 2   |  |
| Symbol        | Parameter                                      | Min         | Max | Min | Max | Min | Max |  |
| tcyc          | Cycle Time                                     | 20          |     | 15  |     | 12  |     |  |
| <b>t</b> PW   | Clock Pulse Width                              | 6           |     | 5   |     | 5   |     |  |
| <b>t</b> PD   | Clock to Output Delay                          |             | 20  |     | 15  |     | 12  |  |
| <b>t</b> SEL  | Select to Output Delay                         |             | 20  |     | 15  |     | 12  |  |
| <b>t</b> PDDO | Data In to Data Out Flowthrough Delay (LPR201) |             | 20  |     | 15  |     | 12  |  |
| tsı           | Instruction Setup Time                         | 6           |     | 5   |     | 4   |     |  |
| tHI           | Instruction Hold Time                          | 3           |     | 2   |     | 2   |     |  |
| tsp           | Data Setup Time                                | 5           |     | 4   |     | 3   |     |  |
| <b>t</b> HD   | Data Hold Time                                 | 3           |     | 2   |     | 1   |     |  |
| tsc           | Clock Enable Setup Time                        | 6           |     | 5   |     | 4   |     |  |
| <b>t</b> HC   | Clock Enable Hold Time                         | 6           |     | 5   |     | 4   |     |  |
| <b>t</b> DIS  | Three-State Output Disable Delay (Note 11)     |             | 13  |     | 9   |     | 8   |  |
| <b>t</b> ENA  | Three-State Output Enable Delay (Note 11)      |             | 13  |     | 10  |     | 9   |  |



# 16-bit Multilevel Pipeline Register

### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above **V**CC will be clamped beginning at -0.6 V and  $\mathbf{V}$ CC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

NCV2F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 10 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of VCC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1 µF ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.









| Speed | Plastic DIP<br>(P5)   | Sidebraze Hermetic DIP (D5) | Plastic Leaded Chip Carrier (J5) | Ceramic Leadless<br>Chip Carrier (K10) |
|-------|-----------------------|-----------------------------|----------------------------------|----------------------------------------|
|       | 0°C to +70°C — COMMER | ICIAL SCREENING             |                                  |                                        |
| 20 ns | LPR200PC20            |                             | LPR200JC20                       |                                        |
| 15 ns | LPR200PC15            |                             | LPR200JC15                       |                                        |
| 12 ns | LPR200PC12            |                             | LPR200JC12                       |                                        |
| 10 ns | LPR200PC10            |                             | LPR200JC10                       |                                        |
|       | -55°C to +125°C — Con | MERCIAL SCREENING           |                                  |                                        |
|       |                       |                             |                                  |                                        |
|       |                       |                             |                                  |                                        |
|       | -55°C to +125°C — MIL | ETD 992 C                   |                                  |                                        |
| 20 ns | -95 C tO +125 C WILL  | LPR200DMB20                 |                                  | LPR200KMB20                            |
| 15 ns |                       | LPR200DMB15                 |                                  | LPR200KMB15                            |
| 12 ns |                       | LPR200DMB13                 |                                  | LPR200KMB13                            |
| l     |                       |                             |                                  |                                        |
|       |                       |                             |                                  |                                        |





| Speed | Plastic DIP<br>(P5)   | Sidebraze Hermetic DIP (D5) | Plastic Leaded Chip Carrier (J5) | Ceramic Leadless<br>Chip Carrier (K10) |
|-------|-----------------------|-----------------------------|----------------------------------|----------------------------------------|
|       | 0°C to +70°C — COMMER | ICIAL SCREENING             |                                  |                                        |
| 20 ns | LPR201PC20            |                             | LPR201JC20                       |                                        |
| 15 ns | LPR201PC15            |                             | LPR201JC15                       |                                        |
| 12 ns | LPR201PC12            |                             | LPR201JC12                       |                                        |
| 10 ns | LPR201PC10            |                             | LPR201JC10                       |                                        |
|       | -55°C to +125°C — Con | MERCIAL SCREENING           |                                  |                                        |
|       | −55°C to +125°C — MIL | OTD 992 Comme               |                                  |                                        |
| 20 ns | -55°C to +125°C MIL   |                             |                                  | I DD004KMD00                           |
| 15 ns |                       | LPR201DMB20<br>LPR201DMB15  |                                  | LPR201KMB20                            |
| 12 ns |                       | LPR201DMB12                 |                                  | LPR201KMB15<br>LPR201KMB12             |
|       |                       |                             |                                  |                                        |





# L29C525 Dual Pipeline Register

### **FEATURES**

- ☐ Dual 8-Deep Pipeline Register
- ☐ Configurable to Single 16-Deep
- ☐ Low Power CMOS Technology
- ☐ Replaces AMD Am29525
- ☐ Load, Shift, and Hold Instructions
- ☐ Separate Data In and Data Out Pins
- ☐ Three-State Outputs
- ☐ DESC SMD No. 5962-91696
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 28-pin Plastic DIP
  - 28-pin Sidebraze, Hermetic DIP
  - 28-pin Ceramic DIP
  - 28-pin Plastic LCC, J-Lead
  - 28-pin Ceramic LCC
  - 28-pin Ceramic Flatpack

### **DESCRIPTION**

The **L29C525** is a high-speed, low power CMOS pipeline register. It is pin-for-pin compatible with the AMD Am29525. The L29C525 can be configured as two independent 8-level pipelines or as a single 16-level pipeline. The configuration implemented is determined by the instruction code (I1-0) as shown in Table 2.

The I1-0 instruction code controls the internal routing of data and loading of each register. For instruction I1-0 = 00 (Push A and B), data applied at the D7-0 inputs is latched into register A0 on the rising edge of CLK. The contents of A0 simultaneously move to register A1, A1 moves to A2, and so on. The contents of register A7 are wrapped back to register B0. The registers on the B side are similarly shifted, with the contents of register B7 lost.

Instruction I<sub>1-0</sub> = 01 (Push B) acts similarly to the Push A and B instruction, except that only the B side registers are shifted. The input data is applied to register B0, and the contents of register B7 are lost. The contents of the A side registers are unaffected. Instruction I<sub>1-0</sub> = 10 (Push A) is identical to the Push B instruction, except that the A side registers are shifted and the B side registers are unaffected.

Instruction I<sub>1-0</sub> = 11 (Hold) causes no internal data movement. It is equivalent to preventing the application of a clock edge to any internal register.

The contents of any of the registers is selectable at the output through the use of the S3-0 control inputs. The independence of the I and S control lines allows simultaneous reading and writing. Encoding for the S3-0 controls is given in Table 3.



06/28/95-LDS.29C525-A

# **Dual Pipeline Register**

| Single 16 Level            |                                      | Dual 8 Level                        |                                                    |  |  |  |  |
|----------------------------|--------------------------------------|-------------------------------------|----------------------------------------------------|--|--|--|--|
| Push A and B               | Push B                               | Push A                              | Hold All Registers                                 |  |  |  |  |
| A0 B0 B1 B2 B3 B4 B5 B6 B7 | HOLD  A0  A1  A2  A3  A4  A5  A6  A7 | HOLD  A0 B0 B1 B2 B3 B4 B4 B5 B6 B7 | HOLD  A0  B0  A1  B1  A2  B3  A4  A5  A6  A7  HOLD |  |  |  |  |

| TABLE 2. INSTRUCTION SET |        |    |                    |  |  |  |
|--------------------------|--------|----|--------------------|--|--|--|
|                          | Inputs |    |                    |  |  |  |
| Mnemonics                | l1     | lo | Description        |  |  |  |
| Shift                    | 0      | 0  | Push A and B       |  |  |  |
| LDB                      | 0      | 1  | Push B             |  |  |  |
| LDA                      | 1      | 0  | Push A             |  |  |  |
| HLD                      | 1      | 1  | Hold All Registers |  |  |  |

| TABLE          | TABLE 3. OUTPUT SELECT |    |                |              |  |  |  |
|----------------|------------------------|----|----------------|--------------|--|--|--|
| S <sub>3</sub> | S2                     | S1 | S <sub>0</sub> | <b>Y</b> 7-0 |  |  |  |
| 0              | 0                      | 0  | 0              | A0           |  |  |  |
| 0              | 0                      | 0  | 1              | A1           |  |  |  |
| 0              | 0                      | 1  | 0              | A2           |  |  |  |
| 0              | 0                      | 1  | 1              | A3           |  |  |  |
| 0              | 1                      | 0  | 0              | A4           |  |  |  |
| 0              | 1                      | 0  | 1              | A5           |  |  |  |
| 0              | 1                      | 1  | 0              | A6           |  |  |  |
| 0              | 1                      | 1  | 1              | A7           |  |  |  |
| 1              | 0                      | 0  | 0              | B0           |  |  |  |
| 1              | 0                      | 0  | 1              | B1           |  |  |  |
| 1              | 0                      | 1  | 0              | B2           |  |  |  |
| 1              | 0                      | 1  | 1              | B3           |  |  |  |
| 1              | 1                      | 0  | 0              | B4           |  |  |  |
| 1              | 1                      | 0  | 1              | B5           |  |  |  |
| 1              | 1                      | 1  | 0              | B6           |  |  |  |
| 1              | 1                      | 1  | 1              | B7           |  |  |  |



# **Dual Pipeline Register**

# MAXIMUM RATINGS Above which useful life may be impaired (Notes 1, 2, 3, 8) Storage temperature — -65°C to +150°C Operating ambient temperature — -55°C to +125°C Vcc supply voltage with respect to ground — -0.5 V to +7.0 V Input signal with respect to ground — -3.0 V to +7.0 V Signal applied to high impedance output — -3.0 V to +7.0 V Output current into low outputs — 25 mA Latchup current — > 400 mA

# **OPERATING CONDITIONS** To meet specified electrical and switching characteristics

| Mode                         | Temperature Range (Ambient) | Supply Voltage                                            |
|------------------------------|-----------------------------|-----------------------------------------------------------|
| Active Operation, Commercial | 0°C to +70°C                | $4.75~\text{V} \leq \text{V}\text{CC} \leq 5.25~\text{V}$ |
| Active Operation, Military   | −55°C to +125°C             | $4.50~\text{V} \leq \text{V}\text{CC} \leq 5.50~\text{V}$ |

| ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                        |                                               |     |     |             |      |
|---------------------------------------------------------------|------------------------|-----------------------------------------------|-----|-----|-------------|------|
| Symbol                                                        | Parameter              | Test Condition                                | Min | Тур | Max         | Unit |
| <b>V</b> OH                                                   | Output High Voltage    | VCC = Min., IOH = -12 mA                      | 2.4 |     |             | V    |
| <b>V</b> OL                                                   | Output Low Voltage     | VCC = Min., IOL = 24 mA                       |     |     | 0.5         | ٧    |
| <b>V</b> 1H                                                   | Input High Voltage     |                                               | 2.0 |     | <b>V</b> CC | ٧    |
| <b>V</b> IL                                                   | Input Low Voltage      | (Note 3)                                      | 0.0 |     | 0.8         | ٧    |
| lix                                                           | Input Current          | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20         | μА   |
| loz                                                           | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μА   |
| ICC1                                                          | Vcc Current, Dynamic   | (Notes 5, 6)                                  |     | 10  | 35          | mA   |
| ICC2                                                          | Vcc Current, Quiescent | (Note 7)                                      |     |     | 1.0         | mA   |

# **Dual Pipeline Register**

# **SWITCHING CHARACTERISTICS**

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                                            |          |     |     |     |  |  |
|------------------------------------------------------------|--------------------------------------------|----------|-----|-----|-----|--|--|
|                                                            |                                            | L29C525- |     |     |     |  |  |
|                                                            |                                            | 20       |     | 15  |     |  |  |
| Symbol                                                     | Parameter                                  | Min      | Max | Min | Max |  |  |
| <b>t</b> PD                                                | Clock to Output Delay                      |          | 20  |     | 15  |  |  |
| tSEL                                                       | Select to Output Delay                     |          | 20  |     | 15  |  |  |
| <b>t</b> PW                                                | Clock Pulse Width                          | 12       |     | 10  |     |  |  |
| tsD                                                        | Data Setup Time                            | 7        |     | 5   |     |  |  |
| <b>t</b> HD                                                | Data Hold Time                             | 0        |     | 0   |     |  |  |
| tsı                                                        | Instruction Setup Time                     | 7        |     | 5   |     |  |  |
| tHI                                                        | Instruction Hold Time                      | 2        |     | 2   |     |  |  |
| <b>t</b> ENA                                               | Three-State Output Enable Delay (Note 11)  |          | 15  |     | 15  |  |  |
| tDIS                                                       | Three-State Output Disable Delay (Note 11) |          | 13  |     | 13  |  |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                                            |     |          |     |     |  |  |
|-------------------------------------------------------------|--------------------------------------------|-----|----------|-----|-----|--|--|
|                                                             |                                            |     | L29C525- |     |     |  |  |
|                                                             |                                            | 2   | 25       |     | 20  |  |  |
| Symbol                                                      | Parameter                                  | Min | Max      | Min | Max |  |  |
| <b>t</b> PD                                                 | Clock to Output Delay                      |     | 25       |     | 20  |  |  |
| tsel                                                        | Select to Output Delay                     |     | 25       |     | 20  |  |  |
| <b>t</b> PW                                                 | Clock Pulse Width                          | 12  |          | 12  |     |  |  |
| tsD                                                         | Data Setup Time                            | 7   |          | 7   |     |  |  |
| <b>t</b> HD                                                 | Data Hold Time                             | 2   |          | 2   |     |  |  |
| tsı                                                         | Instruction Setup Time                     | 7   |          | 7   |     |  |  |
| <b>t</b> HI                                                 | Instruction Hold Time                      | 2   |          | 2   |     |  |  |
| <b>t</b> ENA                                                | Three-State Output Enable Delay (Note 11)  |     | 15       |     | 15  |  |  |
| <b>t</b> DIS                                                | Three-State Output Disable Delay (Note 11) |     | 13       |     | 13  |  |  |



# **Dual Pipeline Register**

### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and **V**CC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock
- 7. Tested with all inputs within 0.1 V of VCC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1 μF ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



# **Dual Pipeline Register**

|    | 28-pin — 0.3" wide                               |                                                                                                                                                          | 28-pin — 0.4" wide   |                                                                                                       |
|----|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------|
|    | S1                                               | 28   S2<br>27   S3<br>26   Y0<br>25   Y1<br>24   Y2<br>23   Y3<br>22   Vcc<br>21   GND<br>20   OE<br>19   Y4<br>18   Y5<br>17   Y6<br>16   Y7<br>15   I1 | S1                   | 28   S2   S2   S7   S3   S6   Y0   S5   Y1   S4   S2   S5   Y1   S5   S5   S5   S5   S5   S5   S5   S |
| d  | Plastic DIP<br>(P10)<br>0°C to +70°C — COMMERCIA | Sidebraze Hermetic DIP (D10)                                                                                                                             | Plastic DIP<br>(P11) | Ceramic DIP<br>(C10)                                                                                  |
| ıs | L29C525PC20                                      | L29C525DC20                                                                                                                                              | L29C525NC20          | L29C525IC20                                                                                           |
|    |                                                  | L29C525DC15                                                                                                                                              | L29C525NC15          | L29C525IC15                                                                                           |

| 15 ns | L29C525PC15             | L29C525DC15      | L29C525NC15 | L29C525IC15                                                                                                    |
|-------|-------------------------|------------------|-------------|----------------------------------------------------------------------------------------------------------------|
|       | -55°C to +125°C — Comme |                  |             |                                                                                                                |
|       | -55 C to +125 C COMME   | I                | T           |                                                                                                                |
| 25 ns |                         | L29C525DM25      |             | L29C525IM25                                                                                                    |
| 20 ns |                         | L29C525DM20      |             | L29C525IM20                                                                                                    |
|       | -55°C to +125°C - MIL-S | TD-883 COMPLIANT |             | Terrando en la companya de la companya de la companya de la companya de la companya de la companya de la compa |
| 25 ns |                         | L29C525DMB25     |             | L29C525IMB25                                                                                                   |
| 20 ns |                         | L29C525DMB20     |             | L29C525IMB20                                                                                                   |
|       |                         |                  |             |                                                                                                                |



### **Dual Pipeline Register**



| Plastic J-Lead Chip Carrier (J4) | Ceramic Leadless<br>Chip Carrier (K1)                                                  | Ceramic Flatpack<br>(M2)                                                                                                                                                           |
|----------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0°C to +70°C — COMMERCIAL        | SCREENING                                                                              |                                                                                                                                                                                    |
| L29C525JC20<br>L29C525JC15       |                                                                                        |                                                                                                                                                                                    |
| -55°C to +125°C — COMMERC        | SIAL SCREENING                                                                         |                                                                                                                                                                                    |
| −55°C to +125°C — MIL-STE        | T T                                                                                    |                                                                                                                                                                                    |
|                                  | L29C525KMB25<br>L29C525KMB20                                                           | L29C525MMB25<br>L29C525MMB20                                                                                                                                                       |
|                                  | (J4)  0°C to +70°C — COMMERCIAL 3  L29C525JC20  L29C525JC15  -55°C to +125°C — COMMERC | (J4) Chip Carrier (K1)  0°C to +70°C — COMMERCIAL SCREENING  L29C525JC20 L29C525JC15  -55°C to +125°C — COMMERCIAL SCREENING  -55°C to +125°C — MIL-STD-883 COMPLIANT L29C525KMB25 |

5-33





# L10C11 4/8-bit Variable Length Shift Register

#### **FEATURES**

- Variable Length 4 or 8-bit Wide Shift Register
- ☐ Selectable Delay Length from 3 to 18 Stages
- ☐ Low Power CMOS Technology
- ☐ Replaces TRW/Raytheon TMC2011
- ☐ Load, Shift, and Hold Instructions
- Separate Data In and Data Out PinsAvailable 100% Screened to
- Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 24-pin Plastic DIP
  - 24-pin Ceramic DIP
  - 28-pin Plastic LCC, J-Lead

#### **DESCRIPTION**

The L10C11 is a high-speed, low power CMOS variable length shift register. The L10C11 consists of two 4-bit wide, adjustable length shift registers. These registers share control signals and a common clock. Both shift registers can be programmed together to any length from 3 to 18 stages inclusive, or one register can be fixed at 18 stages of delay while the other is variable. The configuration implemented is determined by the Length Code (L3-0) and the MODE control line as shown in Table 1.

Each input is applied to a chain of registers which are clocked on the rising edge of the common CLK input. These registers are numbered R1 through R17 and R1′ through R17′, corresponding to the D3-0 and D7-4 data fields respectively. A multiplexer serves to route the contents of any of registers R2 through R17 to the output register, denoted R18. A similar multiplexer operates on the contents of R2′ through R17′ to load

R18'. Note that the minimum-length path from data inputs to outputs is R1 to R2 to R18, consisting of three stages of delay.

The MODE input determines whether one or both of the internal shift registers have variable length. When MODE = 0, both D3-0 and D7-4 are delayed by an amount which is controlled by L3-0. When MODE = 1, the D7-4 field is delayed by 18 stages independent of L3-0.

The Length Code (L3-0) controls the number of stages of delay applied to the D inputs as shown in Table 1. When the Length Code is 0, the inputs are delayed by 3 clock periods. When the Length Code is 1, the delay is 4 clock periods, and so forth. The Length Code and MODE inputs are latched on the rising edge of CLK. Both the Length Code and MODE values may be changed at any time without affecting the contents of registers R1 through R17 or R1′ through R17′.



Pipeline Registers



# 4/8-bit Variable Length Shift Register

| TAI | BLE         | 1. | Co | NTRO         | L EN         | CODIN | IG           |
|-----|-------------|----|----|--------------|--------------|-------|--------------|
| Le  | Length Code |    |    | Mod          | e = 0        | Mod   | e = 1        |
|     |             |    |    | De           | lay          | De    | lay          |
| Lз  | L2          | L1 | Lo | <b>Y</b> 3-0 | <b>Y</b> 7-4 | Y3-0  | <b>Y</b> 7-4 |
| 0   | 0           | 0  | 0  | 3            | 3            | 3     | 18           |
| 0   | 0           | 0  | 1  | 4            | 4            | 4     | 18           |
| 0   | 0           | 1  | 0  | 5            | 5            | 5     | 18           |
| 0   | 0           | 1  | 1  | 6            | 6            | 6     | 18           |
| 0   | 1           | 0  | 0  | 7            | 7            | 7     | 18           |
| 0   | 1           | 0  | 1  | 8            | 8            | 8     | 18           |
| 0   | 1           | 1  | 0  | 9            | 9            | 9     | 18           |
| 0   | 1           | 1  | 1  | 10           | 10           | 10    | 18           |
| ,1  | 0           | 0  | 0  | 11           | 11           | 11    | 18           |
| 1   | 0           | 0  | 1  | 12           | 12           | 12    | 18           |
| 1   | 0           | 1  | 0  | 13           | 13           | 13    | 18           |
| 1   | 0           | 1  | 1  | 14           | 14           | 14    | 18           |
| 1   | 1           | 0  | 0  | 15           | 15           | 15    | 18           |
| 1   | 1           | 0  | 1  | 16           | 16           | 16    | 18           |
| 1   | 1           | 1  | 0  | 17           | 17           | 17    | 18           |
| 1   | 1           | 1  | 1  | 18           | 18           | 18    | 18           |

| Above which useful life may be impaired (Notes 1, 2, 3, 8) |               |
|------------------------------------------------------------|---------------|
| Storage temperature65°                                     | °C to +150°C  |
| Operating ambient temperature55°                           | °C to +125°C  |
| Vcc supply voltage with respect to ground0.8               | 5 V to +7.0 V |
| Input signal with respect to ground3.0                     | 0 V to +7.0 V |
| Signal applied to high impedance output                    | 0 V to +7.0 V |
| Output current into low outputs                            | 25 mA         |
| Latchup current                                            | > 400 mA      |

| To meet specified electrical and switching characteristics |                   |                                                             |  |  |  |
|------------------------------------------------------------|-------------------|-------------------------------------------------------------|--|--|--|
| Mode                                                       | Temperature Range | Supply Voltage                                              |  |  |  |
| Active Operation, Com.                                     | 0°C to +70°C      | $4.75~\text{V} \leq \textbf{V}\text{CC} \leq 5.25~\text{V}$ |  |  |  |
| Active Operation, Mil.                                     | -55°C to +125°C   | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V                               |  |  |  |

| ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                        |                              |     |     |     |      |
|---------------------------------------------------------------|------------------------|------------------------------|-----|-----|-----|------|
| Symbol                                                        | Parameter              | Test Condition               | Min | Тур | Max | Unit |
| <b>V</b> OH                                                   | Output High Voltage    | VCC = Min., IOH = -12 mA     | 2.4 |     |     | ٧    |
| <b>V</b> OL                                                   | Output Low Voltage     | VCC = Min., IOL = 24 mA      |     |     | 0.5 | V    |
| <b>V</b> iH                                                   | Input High Voltage     |                              | 2.0 |     | Vcc | V    |
| <b>V</b> IL                                                   | Input Low Voltage      | (Note 3)                     | 0.0 |     | 8.0 | V    |
| lix                                                           | Input Current          | Ground ≤ VIN ≤ VCC (Note 12) |     |     | ±20 | μА   |
| ICC1                                                          | Vcc Current, Dynamic   | (Notes 5, 6)                 |     | 10  | 20  | mA   |
| ICC2                                                          | Vcc Current, Quiescent | (Note 7)                     |     |     | 1.0 | mA   |

5-36

**OPERATING CONDITIONS** 



# 4/8-bit Variable Length Shift Register

### **SWITCHING CHARACTERISTICS**

| Commercial Operating Range (0°C to +70°C) Notes 9, 10 (ns) |                       |         |     |     |     |     |     |  |
|------------------------------------------------------------|-----------------------|---------|-----|-----|-----|-----|-----|--|
|                                                            |                       | L10C11- |     |     |     |     |     |  |
|                                                            |                       | 2       | 25  |     | 20  |     | 5   |  |
| Symbol                                                     | Parameter             | Min     | Max | Min | Max | Min | Max |  |
| <b>t</b> PD                                                | Output Delay          |         | 25  |     | 20  |     | 15  |  |
| tpw                                                        | Clock Pulse Width     | 15      |     | 12  |     | 10  |     |  |
| tsd                                                        | Data Setup Time       | 20      |     | 10  |     | 8   |     |  |
| <b>t</b> HD                                                | Data Hold Time        | 2       |     | 0   |     | 0   |     |  |
| <b>t</b> SL                                                | L3-0, MODE Setup Time | 20      |     | 10  | -   | 8   |     |  |
| tHL                                                        | L3-0, MODE Hold Time  | 2       |     | 0   |     | 0   |     |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                       |      |     |     |      |     |     |
|-------------------------------------------------------------|-----------------------|------|-----|-----|------|-----|-----|
|                                                             |                       |      |     | L10 | C11- |     |     |
|                                                             |                       | 3    | 10  | 25  |      | 20  |     |
| Symbol                                                      | Parameter             | Min  | Max | Min | Max  | Min | Max |
| <b>t</b> PD                                                 | Output Delay          |      | 30  |     | 25   |     | 20  |
| <b>t</b> PW                                                 | Clock Pulse Width     | . 15 | -   | 12  |      | 12  |     |
| tsp                                                         | Data Setup Time       | 25   |     | 10  |      | 10  |     |
| <b>t</b> HD                                                 | Data Hold Time        | 2    |     | 2   |      | 0   |     |
| tsL                                                         | L3-0, MODE Setup Time | 25   |     | 10  |      | 10  |     |
| tHL                                                         | L3-0, MODE Hold Time  | 2    |     | 2   |      | 0   |     |



# 4/8-bit Variable Length Shift Register

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

 $\frac{NCV^2F}{4}$ 

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of  $\mathbf{V}$ CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tena/tdis test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu$ F ceramic capacitor should be installed between **V**CC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device **V**CC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.





# 4/8-bit Variable Length Shift Register



| Speed                   | Plastic DIP<br>(P2)                    | Ceramic DIP<br>(C1)                    | Plastic DIP<br>(P1)                    |
|-------------------------|----------------------------------------|----------------------------------------|----------------------------------------|
| 10000                   | 0°C to +70°C — COMMERCIA               | AL SCREENING                           |                                        |
| 25 ns<br>20 ns<br>15 ns | L10C11PC25<br>L10C11PC20<br>L10C11PC15 | L10C11CC25<br>L10C11CC20<br>L10C11CC15 | L10C11NC25<br>L10C11NC20<br>L10C11NC15 |
|                         | -55°С to +125°С — Сомм                 | ERCIAL SCREENING                       |                                        |
| 30 ns                   |                                        | L10C11CM30                             |                                        |
| 25 ns<br>20 ns          |                                        | L10C11CM25                             |                                        |
| 20 113                  |                                        | L10C11CM20                             |                                        |
|                         | -55°C to +125°C — MIL-S                | TD-883 COMPLIANT                       |                                        |
| 30 ns                   |                                        | L10C11CMB30                            |                                        |
| 25 ns                   |                                        | L10C11CMB25                            |                                        |
| 20 ns                   |                                        | L10C11CMB20                            |                                        |



# 4/8-bit Variable Length Shift Register

| г              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                | ORDERING INFORMATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                | 28-pin  28-pin  28-pin  28-pin  28-pin  28-pin  28-pin  28-pin  28-pin  28-pin  28-pin  28-pin  28-pin  28-pin  29-pin  20-pin    |
| ·              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Speed          | Plastic J-Lead Chip Carrier<br>(J4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| •              | 0°C to +70°C — COMMERCIAL SCREENING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 25 ns          | L10C11JC25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 20 ns<br>15 ns | L10C11JC20<br>L10C11JC15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                | -55°C to +125°C — COMMERCIAL SCREENING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                | -55°C to +125°C — MIL-STD-883 COMPLIANT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |



# L21C11

# 8-bit Variable Length Shift Register

#### **FEATURES**

- ☐ Variable Length 8-bit Wide Shift Register
- ☐ Selectable Delay Length from 1 to 16 Stages
- ☐ Low Power CMOS Technology
- ☐ Replaces TRW/Raytheon TMC2111
- ☐ Load, Shift, and Hold Instructions
- ☐ Separate Data In and Data Out Pins
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 24-pin Plastic DIP
  - 24-pin Ceramic DIP
  - 28-pin Plastic LCC, J-Lead

#### DESCRIPTION

The **L21C11** is a high-speed, low power CMOS variable length shift register. It consists of a single 8-bit wide, adjustable length shift register. The shift register can be programmed to any length from 1 to 16 stages inclusive. The length of the shift register is determined by the Length Code (L3-0) as shown in Table 1.

The data input is applied to a chain of registers which are clocked on the rising edge of the CLK input. These registers are numbered R1 through R15. A multiplexer serves to route the contents of any register, R1 through R15, or the data input, D7-0, to the output register, denoted R16. Note that the minimum-length path from data input to output is through R16, consisting of a single stage of delay.

The Length Code (L3-0) controls the number of delay stages applied to the D7-0 inputs as shown in Table 1. When the Length Code is 0, the input is delayed by 1 clock period. When the Length Code is 1, the delay is 2 clock periods, and so forth. The Length Code inputs are latched on the rising edge of CLK. The Length Code value may be changed at any time without affecting the contents of registers R1 through R15.





# 8-bit Variable Length Shift Register

| TABLE | 1.          | Сонт | ROL EN | ICODING |  |  |  |
|-------|-------------|------|--------|---------|--|--|--|
|       | Length Code |      |        |         |  |  |  |
| Lз    | L2          | L1   | Lo     | Y7-0    |  |  |  |
| 0     | 0           | 0    | 0      | 1       |  |  |  |
| 0     | 0           | 0    | 1      | 2       |  |  |  |
| 0     | 0           | 1    | 0      | 3       |  |  |  |
| 0     | 0           | 1    | 1      | 4       |  |  |  |
| 0     | 1           | 0    | 0      | 5       |  |  |  |
| 0     | 1           | 0    | 1      | 6       |  |  |  |
| 0     | 1           | 1    | 0      | 7       |  |  |  |
| 0     | 1           | 1    | 1      | 8       |  |  |  |
| 1     | 0           | 0    | 0      | 9       |  |  |  |
| 1     | 0           | 0    | 1      | 10      |  |  |  |
| 1     | 0           | 1    | 0      | 11      |  |  |  |
| 1     | 0           | 1    | 1      | 12      |  |  |  |
| 1     | 1           | 0    | 0      | 13      |  |  |  |
| 1     | 1           | 0    | 1      | 14      |  |  |  |
| 1     | 1           | 1    | 0      | 15      |  |  |  |
| 1     | 1           | 1    | 1      | 16      |  |  |  |

| MAXIMUM RATINGS Above which useful life may be impaired (Notes | 1, 2, 3, 8)      |
|----------------------------------------------------------------|------------------|
| Storage temperature                                            | 65°C to +150°C   |
| Operating ambient temperature                                  | –55°C to +125°C  |
| Vcc supply voltage with respect to ground                      | 0.5 V to +7.0 V  |
| Input signal with respect to ground                            | –3.0 V to +7.0 V |
| Signal applied to high impedance output                        | –3.0 V to +7.0 V |
| Output current into low outputs                                | 25 mA            |
| Latchup current                                                | > 400 mA         |

| To meet specified electrical and switching characteristics |                   |                                                            |  |  |  |  |
|------------------------------------------------------------|-------------------|------------------------------------------------------------|--|--|--|--|
| Mode                                                       | Temperature Range | Supply Voltage                                             |  |  |  |  |
| Active Operation, Com.                                     | 0°C to +70°C      | $4.75 \text{ V} \le \text{V} \text{CC} \le 5.25 \text{ V}$ |  |  |  |  |
| Active Operation, Mil.                                     | -55°C to +125°C   | 4.50 V ≤ <b>V</b> CC ≤ 5.50 V                              |  |  |  |  |

| ELECTRIC    | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                              |     |     |             |      |  |  |  |  |
|-------------|---------------------------------------------------------------|------------------------------|-----|-----|-------------|------|--|--|--|--|
| Symbol      | Parameter                                                     | Test Condition               | Min | Тур | Max         | Unit |  |  |  |  |
| <b>V</b> OH | Output High Voltage                                           | VCC = Min., IOH = -12 mA     | 2.4 |     |             | ٧    |  |  |  |  |
| <b>V</b> OL | Output Low Voltage                                            | VCC = Min., IOL = 24 mA      |     |     | 0.5         | ٧    |  |  |  |  |
| <b>V</b> 1H | Input High Voltage                                            |                              | 2.0 |     | <b>V</b> cc | ٧    |  |  |  |  |
| <b>V</b> IL | Input Low Voltage                                             | (Note 3)                     | 0.0 |     | 0.8         | ٧    |  |  |  |  |
| lix         | Input Current                                                 | Ground ≤ VIN ≤ VCC (Note 12) |     |     | ±20         | μА   |  |  |  |  |
| ICC1        | Vcc Current, Dynamic                                          | (Notes 5, 6)                 |     | 10  | 20          | mA   |  |  |  |  |
| ICC2        | Vcc Current, Quiescent                                        | (Note 7)                     |     |     | 1.0         | mA   |  |  |  |  |

**OPERATING CONDITIONS** 



# 8-bit Variable Length Shift Register

### **SWITCHING CHARACTERISTICS**

| O O MINICI  | RCIAL OPERATING RANGE (0°C to +70°C) Not | L21C11- |     |     |     |     |     |  |
|-------------|------------------------------------------|---------|-----|-----|-----|-----|-----|--|
|             |                                          | 2       | 25  | 20  |     | 1   | 5   |  |
| Symbol      | Parameter                                | Min     | Max | Min | Max | Min | Max |  |
| <b>t</b> PD | Output Delay                             |         | 25  |     | 20  |     | 15  |  |
| tpw         | Clock Pulse Width                        | 15      |     | 12  |     | 10  |     |  |
| tsp         | Data Setup Time                          | 20      |     | 10  |     | 8   |     |  |
| <b>t</b> HD | Data Hold Time                           | 2       |     | 0   |     | 0   |     |  |
| tsL         | Length Code Setup Time                   | 20      |     | 10  |     | 8   |     |  |
| tHL         | Length Code Hold Time                    | 2       |     | 0   |     | 0   |     |  |

| WILLIAM     | Y OPERATING RANGE (-55°C to +125°C) | 7 (110) |       |     |            |     |     |
|-------------|-------------------------------------|---------|-------|-----|------------|-----|-----|
|             |                                     | 3       | 30 25 |     | <b>!</b> 5 | 20  |     |
| Symbol      | Parameter                           | Min     | Max   | Min | Max        | Min | Max |
| <b>t</b> PD | Output Delay                        |         | 30    |     | 25         |     | 20  |
| tpw         | Clock Pulse Width                   | 15      |       | 12  |            | 12  |     |
| tsp         | Data Setup Time                     | 25      |       | 10  |            | 10  |     |
| <b>t</b> HD | Data Hold Time                      | 2       |       | 2   |            | 0   |     |
| tsL         | Length Code Setup Time              | 25      |       | 10  |            | 10  |     |
| tHL         | Length Code Hold Time               | 2       |       | 2   |            | 0   |     |



### 8-bit Variable Length Shift Register

#### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above **V**CC will be clamped beginning at -0.6 V and **V**CC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

 $\frac{NCV^2F}{4}$ 

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and **V**CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.









## 8-bit Variable Length Shift Register



| Speed          | Plastic DIP<br>(P2)      | Ceramic DIP<br>(C1) | Plastic J-Lead Chip Carrier<br>(J4) |
|----------------|--------------------------|---------------------|-------------------------------------|
|                | 0°C to +70°C — Commercia | L SCREENING         |                                     |
| 25 ns<br>20 ns | L21C11PC25<br>L21C11PC20 |                     | L21C11JC25<br>L21C11JC20            |
| 15 ns          | L21C11PC15               |                     | L21C11JC15                          |
|                | -55°C to +125°C COMME    | RCIAL SCREENING     |                                     |
| 30 ns          |                          | L21C11CM30          |                                     |
| 25 ns          |                          | L21C11CM25          |                                     |
| 20 ns          |                          | L21C11CM20          |                                     |
|                | -55°C to +125°C — MIL-S  | TD-883 COMPLIANT    |                                     |
| 30 ns          |                          | L21C11CMB30         |                                     |
| 25 ns          |                          | L21C11CMB25         |                                     |
| 20 ns          |                          | L21C11CMB20         |                                     |





# L29C818 8-bit Serial Scan Shadow Register

#### **FEATURES**

- ☐ Octal Register with Additional 8-bit Shiftable Shadow Register
- ☐ Serial Load/Verify of Writable Control Store RAM
- ☐ Serial Stimulus/Observation of Sequential Logic
- ☐ High-Speed, Low Power CMOS Technology
- ☐ Replaces AMD Am29818
- ☐ DESC SMD No. 5962-90515
- ☐ Available 100% Screened to MIL-STD-883, Class B
- ☐ Package Styles Available:
  - 24-pin Plastic DIP
  - 24-pin Sidebraze, Hermetic DIP
  - 28-pin Ceramic LCC

#### DESCRIPTION

The **L29C818** is a high-speed octal register designed especially for applications using serial-scan diagnostics or writable control store. It is pin and functionally compatible with the AMD Am29818 bipolar device.

The L29C818 consists of an octal register, the P register, internally connected to an 8-bit shift register, the S register. Each has its own corresponding clock pin and the P register has a three-state output control.

An input control signal, MODE, in combination with the S register serial data input (SDI) pin controls data routing within the L29C818. When the MODE input is LOW, indicating normal operation, data present on the D7-0 pins is loaded into the P register on the rising edge of CLK P. The contents of the P register are visible on the output pins Y7-0 when the  $\overline{\text{OE}}$  control line is LOW.

Also, data present on the SDI pin is loaded into the least significant position of the S register on the rising edge of CLKS. In this mode, the S register performs a right-shift operation with the contents of each bit position replaced by the value in the next least significant location. The value in S7 is shifted out on the serial data output (SDO) pin. The SDI and SDO pins allow serial connection of multiple L29C818 devices into a diagnostic loop. When MODE is LOW, the operation of the P and S registers are completely independent and no timing relationship is enforced between CLK P and CLK S.

When MODE is HIGH, the internal multiplexers route data between the S and P registers and the Y port. The contents of the S register are loaded into the P register on the rising edge of



### 8-bit Serial Scan Shadow Register

CLK P. In diagnostic applications, this allows a data value input via serial scan to be loaded into the active data path of the machine.

When the MODE pin is HIGH, CLK S causes a parallel, rather than serial, load of the S register. In this mode, the S register is loaded from the Y7-0 pins at the rising edge of CLK S. This is useful in writable control store applications for read-back of the control store via the serial path.

When MODE is HIGH, the SDI pin is used as a control input to enable or disable the loading of the S register. It also affects routing of the S register contents onto the D7-0 outputs. When SDI is LOW, the S register is enabled for loading as above. When SDI is HIGH however, CLK S is prevented from reaching the S register and no load occurs. In order to allow the SDI pin to serve as an enable signal for all L29C818 devices in a serial configuration, special handling of the SDI input

is required. When MODE is HIGH, the SDI input drives the SDO output directly, bypassing the S register. This means that the SDI value will apply simultaneously to all L29C818s in a serial loop. However, to ensure proper operation of a given device, the user must ensure that the SDI setup time to CLK S is extended by the sum of the SDI to SDO delays of all previous devices in the serial path.

The D7-0 port is normally used as the input port to the D register. For writable control store applications however, this port is connected to the I/O pins of the RAM used as a control store. In order to load this RAM through the serial path, it is necessary to drive the S register contents onto the D7-0 pins. This is accomplished when MODE and SDI are HIGH and a CLK S rising edge occurs. Note from above that with SDI HIGH, no loading of the S register occurs. However, a flip-flop is set which synchronously enables the D port output buffer. The

D output remains enabled until the first rising edge of CLK S during which either SDI or MODE is LOW. Thus to load a control store RAM, data would be shifted in with MODE LOW. When an entire control store word is present in the serial S registers, the SDI and MODE pins are brought HIGH for one or more cycles, preventing further shifting of the S registers and enabling the contents onto the D port for writing into the RAM.

To verify the contents of a control store RAM, the RAM is read into the D register in the normal fashion. Then, the D contents are transferred in parallel to the S register by driving MODE HIGH with SDI LOW. The S register contents are then scanned out serially by returning MODE LOW and applying CLK S pulses.

| TABLE 1 | . Fund | TABI  | LE    |        |        | e e e e e e e e e e e e e e e e e e e |              |     |
|---------|--------|-------|-------|--------|--------|---------------------------------------|--------------|-----|
|         | Inputs |       | Out   | puts   |        | Action                                |              |     |
| MODE    | SDI    | CLK S | CLK P | P REG  | S REG  | <b>Y</b> 7-0                          | <b>D</b> 7-0 | SDO |
| 0       | Х      |       | Х     | N/A    | SHIFT  | Normal                                | HI-Z         | S7  |
| 0       | Х      | Х     |       | LOAD D | N/A    | Normal                                | Input        | S7  |
| 1       | 0      |       | Х     | N/A    | LOAD Y | Input*                                | HI-Z         | SDI |
| 1       | 1      |       | Х     | N/A    | HOLD   | Normal                                | Output       | SDI |
| 1       | Х      | Х     |       | LOAD S | N/A    | Normal                                | HI-Z         | SDI |

5-48

<sup>\*</sup>If  $\overline{OE}$  is LOW, the P register value will be loaded into the S register. If  $\overline{OE}$  is HIGH, a value may be applied externally to the Y<sub>7-0</sub> pins.



# 8-bit Serial Scan Shadow Register

| Storage temperature                       | −65°C to +150°C  |
|-------------------------------------------|------------------|
| Operating ambient temperature             | –55°C to +125°C  |
| VCC supply voltage with respect to ground | –0.5 V to +7.0 V |
| Input signal with respect to ground       |                  |
| Signal applied to high impedance output   | –3.0 V to +7.0 V |
| Output current into low outputs           | 25 mA            |
| Latchup current                           | > 400 mA         |

|  | To meet specifie |  |  |
|--|------------------|--|--|
|  |                  |  |  |

| Mode                         | Temperature Range (Ambient) | Supply Voltage                                               |
|------------------------------|-----------------------------|--------------------------------------------------------------|
| Active Operation, Commercial | 0°C to +70°C                | $4.75 \text{ V} \le \text{V}_{CC} \le 5.25 \text{ V}$        |
| Active Operation, Military   | −55°C to +125°C             | $4.50~\text{V} \leq \text{V}_{\text{CC}} \leq 5.50~\text{V}$ |

| ELECTRIC    | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) |                                               |     |     |             |      |  |  |  |  |
|-------------|---------------------------------------------------------------|-----------------------------------------------|-----|-----|-------------|------|--|--|--|--|
| Symbol      | Parameter                                                     | Test Condition                                | Min | Тур | Max         | Unit |  |  |  |  |
| <b>V</b> OH | Output High Voltage                                           | VCC = Min., IOH = −12.0 mA                    | 2.4 |     |             | V    |  |  |  |  |
| <b>V</b> OL | Output Low Voltage                                            | <b>V</b> CC = Min., <b>I</b> OL = 24.0 mA     |     |     | 0.5         | ٧    |  |  |  |  |
| <b>V</b> IH | Input High Voltage                                            |                                               | 2.0 |     | <b>V</b> CC | V    |  |  |  |  |
| <b>V</b> IL | Input Low Voltage                                             | (Note 3)                                      | 0.0 |     | 0.8         | V    |  |  |  |  |
| lix         | Input Current                                                 | Ground ≤ VIN ≤ VCC (Note 12)                  |     |     | ±20         | μА   |  |  |  |  |
| loz         | Output Leakage Current                                        | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) |     |     | ±20         | μА   |  |  |  |  |
| ICC1        | Vcc Current, Dynamic                                          | (Notes 5, 6)                                  |     | 10  | 15          | mA   |  |  |  |  |
| ICC2        | Vcc Current, Quiescent                                        | (Note 7)                                      |     |     | 1.0         | mA   |  |  |  |  |

## 8-bit Serial Scan Shadow Register

### SWITCHING CHARACTERISTICS — NORMAL REGISTER OPERATION

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                                            |     |      |      |     |  |  |  |
|------------------------------------------------------------|--------------------------------------------|-----|------|------|-----|--|--|--|
|                                                            |                                            |     | L290 | 818- |     |  |  |  |
|                                                            |                                            | 2   | 25   | 1    | 5   |  |  |  |
| Symbol                                                     | Parameter                                  | Min | Max  | Min  | Max |  |  |  |
| <b>t</b> PWP                                               | CLK P Pulse Width                          | 15  |      | 10   |     |  |  |  |
| <b>t</b> PDY                                               | CLK P to Y7-0                              |     | 13   |      | 9   |  |  |  |
| tSDP                                                       | D7-0 to CLK P Setup Time                   | 8   |      | 6    |     |  |  |  |
| <b>t</b> HDP                                               | CLK P to D7-0 Hold Time                    | 2   |      | 2    |     |  |  |  |
| tsmp                                                       | MODE to CLK P Setup Time                   | 15  |      | 15   |     |  |  |  |
| <b>t</b> HMP                                               | CLK P to MODE Hold Time                    | 2   |      | 2    |     |  |  |  |
| tENA                                                       | Three-State Output Enable Delay (Note 11)  |     | 25   |      | 25  |  |  |  |
| tDIS                                                       | Three-State Output Disable Delay (Note 11) |     | 15   |      | 15  |  |  |  |

| MILITAR      | Y OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns | )   |          |     | es arress a fer . |  |  |
|--------------|-----------------------------------------------------|-----|----------|-----|-------------------|--|--|
|              |                                                     |     | L29C818- |     |                   |  |  |
|              |                                                     | 3   | 0        | 2   | 24                |  |  |
| Symbol       | Parameter                                           | Min | Max      | Min | Max               |  |  |
| <b>t</b> PWP | CLK P Pulse Width                                   | 15  |          | 15  |                   |  |  |
| <b>t</b> PDY | CLK P to Y7-0                                       |     | 18       |     | 12                |  |  |
| tSDP         | D7-0 to CLK P Setup Time                            | 10  |          | 8   |                   |  |  |
| <b>t</b> HDP | CLK P to D7-0 Hold Time                             | 2   |          | 2   |                   |  |  |
| <b>t</b> SMP | MODE to CLK P Setup Time                            | 15  |          | 15  |                   |  |  |
| <b>t</b> HMP | CLK P to MODE Hold Time                             | 2   |          | 2   |                   |  |  |
| <b>t</b> ENA | Three-State Output Enable Delay (Note 11)           |     | 30       |     | 30                |  |  |
| tDIS         | Three-State Output Disable Delay (Note 11)          |     | 20       |     | 20                |  |  |





### 8-bit Serial Scan Shadow Register

### SWITCHING CHARACTERISTICS — SERIAL SHIFT OPERATION

| Сомме  | RCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 ( | ns) |         |     |     |  |
|--------|----------------------------------------------------|-----|---------|-----|-----|--|
|        |                                                    |     | L29C818 |     |     |  |
|        |                                                    | 2   | 25      | 15  |     |  |
| Symbol | Parameter                                          | Min | Max     | Min | Max |  |
| tpws   | CLK S Pulse Width                                  | 25  |         | 15  |     |  |
| tosso  | CLK S to SDO                                       |     | 25      |     | 25  |  |
| tssis  | SDI to CLK S Setup Time                            | 10  |         | 10  |     |  |
| tHSSI  | CLK S to SDI Hold Time                             | 0   |         | 0   |     |  |
| tsms   | MODE to CLK S Setup Time                           | 12  |         | 12  |     |  |
| tHSM   | CLK S to MODE Hold Time                            | 2   |         | 2   |     |  |
| tDMSO  | MODE to SDO                                        | 16  |         | 16  |     |  |
| tDSISO | SDI to SDO                                         | 16  |         | 15  |     |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                          |          |     |     |     |  |  |  |
|-------------------------------------------------------------|--------------------------|----------|-----|-----|-----|--|--|--|
|                                                             |                          | L29C818- |     |     |     |  |  |  |
|                                                             |                          | 3        | 80  | 24  |     |  |  |  |
| Symbol                                                      | Parameter                | Min      | Max | Min | Max |  |  |  |
| tpws                                                        | CLK S Pulse Width        | 25       |     | 25  |     |  |  |  |
| tosso                                                       | CLK S to SDO             |          | 30  |     | 30  |  |  |  |
| tssis                                                       | SDI to CLK S Setup Time  | 12       |     | 12  |     |  |  |  |
| tHSSI                                                       | CLK S to SDI Hold Time   | 0        |     | 0   |     |  |  |  |
| tsms                                                        | MODE to CLK S Setup Time | 12       |     | 12  |     |  |  |  |
| tHSM                                                        | CLK S to MODE Hold Time  | 5        |     | 5   |     |  |  |  |
| <b>t</b> DMSO                                               | MODE to SDO              | 18       |     | 18  |     |  |  |  |
| tDSISO                                                      | SDI to SDO               | 18       |     | 18  |     |  |  |  |



# 8-bit Serial Scan Shadow Register

### SWITCHING CHARACTERISTICS — PIPELINE LOAD FROM SHADOW

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                         |     |      |      |     |  |  |
|------------------------------------------------------------|-------------------------|-----|------|------|-----|--|--|
|                                                            |                         |     | L290 | 818- |     |  |  |
|                                                            |                         |     | 25   |      | 5   |  |  |
| Symbol                                                     | Parameter               | Min | Max  | Min  | Max |  |  |
| <b>t</b> SMP                                               | MODE to CLK P           | 15  |      | 15   |     |  |  |
| <b>t</b> HPM                                               | CLK P to MODE Hold Time | 2   |      | 2    |     |  |  |
| tssp                                                       | CLK S to CLK P          | 10  |      | 10   |     |  |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                         |     |      |      |     |  |  |  |
|-------------------------------------------------------------|-------------------------|-----|------|------|-----|--|--|--|
|                                                             |                         |     | L290 | 818- |     |  |  |  |
|                                                             |                         | 3   | 30   |      | 4   |  |  |  |
| Symbol                                                      | Parameter               | Min | Max  | Min  | Max |  |  |  |
| <b>t</b> SMP                                                | MODE to CLK P           | 15  |      | 15   |     |  |  |  |
| tHPM                                                        | CLK P to MODE Hold Time | 2   |      | 2    |     |  |  |  |
| tssp                                                        | CLK S to CLK P          | 15  |      | 15   |     |  |  |  |



# 8-bit Serial Scan Shadow Register

### SWITCHING CHARACTERISTICS — SHADOW LOAD FROM Y PORT

|        |                          |     | L290 | 818– |     |
|--------|--------------------------|-----|------|------|-----|
|        |                          | 2   | 5    | 15   |     |
| Symbol | Parameter                | Min | Max  | Min  | Max |
| tsys   | Y7-0 to CLK S Setup Time | 5   |      | 5    |     |
| tHSY   | CLK S to Y7-0 Hold Time  | 5   |      | 5    |     |
| tsms   | MODE to CLK S Setup Time | 12  | -    | 12   |     |
| tHSM   | CLK S to MODE Hold Time  | 2   |      | 2    |     |
| tssis  | SDI to CLK S Setup Time  | 10  |      | 10   |     |
| tHSSI  | CLK S to SDI Hold Time   | 0   |      | 0    |     |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                          |     |      |      |     |  |  |  |
|-------------------------------------------------------------|--------------------------|-----|------|------|-----|--|--|--|
|                                                             |                          |     | L290 | 818- |     |  |  |  |
|                                                             |                          | 3   | 10   | 24   |     |  |  |  |
| Symbol                                                      | Parameter                | Min | Max  | Min  | Max |  |  |  |
| tsys                                                        | Y7-0 to CLK S Setup Time | 5   |      | 5    |     |  |  |  |
| tHSY                                                        | CLK S to Y7-0 Hold Time  | 5   |      | 5    |     |  |  |  |
| tsms                                                        | MODE to CLK S Setup Time | 12  |      | 12   |     |  |  |  |
| tHSM                                                        | CLK S to MODE Hold Time  | 5   |      | 5    |     |  |  |  |
| tssis                                                       | SDI to CLK S Setup Time  | 12  |      | 12   |     |  |  |  |
| tHSSI                                                       | CLK S to SDI Hold Time   | 0   |      | 0    |     |  |  |  |





# 8-bit Serial Scan Shadow Register

### SWITCHING CHARACTERISTICS — SHADOW READ VIA D PORT

| COMMERCIAL OPERATING RANGE (0°C to +70°C) Notes 9, 10 (ns) |                                       |     |      |      |     |  |  |  |
|------------------------------------------------------------|---------------------------------------|-----|------|------|-----|--|--|--|
|                                                            |                                       |     | L290 | 818- |     |  |  |  |
|                                                            |                                       | 2   | :5   | 15   |     |  |  |  |
| Symbol                                                     | Parameter                             | Min | Max  | Min  | Max |  |  |  |
| tsms                                                       | MODE to CLK S Setup Time              | 12  |      | 12   |     |  |  |  |
| tHSM                                                       | CLK S to MODE Hold Time               | 2   |      | 2    |     |  |  |  |
| tssis                                                      | SDI to CLK S Setup Time               | 10  |      | 10   |     |  |  |  |
| tHSSI                                                      | CLK S to SDI Hold Time                | 0   |      | 0    |     |  |  |  |
| <b>t</b> ENAD                                              | CLK S to D7-0 Enable Delay (Note 11)  | 85  |      | 80   |     |  |  |  |
| tDISD                                                      | CLK S to D7-0 Disable Delay (Note 11) | 30  |      | 25   |     |  |  |  |

| MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) |                                       |     |      |      |            |  |  |  |
|-------------------------------------------------------------|---------------------------------------|-----|------|------|------------|--|--|--|
|                                                             |                                       |     | L290 | 818- |            |  |  |  |
|                                                             |                                       | 3   | 30   | 2    | <u>.</u> 4 |  |  |  |
| Symbol                                                      | Parameter                             | Min | Max  | Min  | Max        |  |  |  |
| tsms                                                        | MODE to CLK S Setup Time              | 12  |      | 12   |            |  |  |  |
| tHSM                                                        | CLK S to MODE Hold Time               | 5   |      | 5    |            |  |  |  |
| tssis                                                       | SDI to CLK S Setup Time               | 12  |      | 12   |            |  |  |  |
| tHSSI                                                       | CLK S to SDI Hold Time                | 0   |      | 0    |            |  |  |  |
| <b>t</b> ENAD                                               | CLK S to D7-0 Enable Delay (Note 11)  | 90  |      | 90   |            |  |  |  |
| tDISD                                                       | CLK S to D7-0 Disable Delay (Note 11) | 35  |      | 35   |            |  |  |  |





### 8-bit Serial Scan Shadow Register

#### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

VCV<sup>2</sup>F

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage

F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tENA/tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A 0.1  $\mu$ F ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.



# 8-bit Serial Scan Shadow Register



| Speed | Plastic DIP<br>(P2)                 | Sidebraze<br>Hermetic DIP (D2) | Ceramic Leadless Chip Carrier<br>(K1) |  |  |  |  |  |  |
|-------|-------------------------------------|--------------------------------|---------------------------------------|--|--|--|--|--|--|
|       | 0°C to +70°C — COMMERCIAL SCREENING |                                |                                       |  |  |  |  |  |  |
| 25 ns | L29C818PC25                         | L29C818CC25                    |                                       |  |  |  |  |  |  |
| 15 ns | L29C818PC15                         | L29C818CC15                    |                                       |  |  |  |  |  |  |
|       | -55°C to +125°C — Commi             | ERCIAL SCREENING               |                                       |  |  |  |  |  |  |
| 30 ns |                                     | L29C818CM30                    |                                       |  |  |  |  |  |  |
| 24 ns |                                     | L29C818CM24                    |                                       |  |  |  |  |  |  |
|       | -55°C to +125°C — MIL-S             | TD-883 COMPLIANT               |                                       |  |  |  |  |  |  |
| 30 ns |                                     | L29C818CMB30                   | L29C818KMB30                          |  |  |  |  |  |  |
| 24 ns |                                     | L29C818CMB24                   | L29C818KMB24                          |  |  |  |  |  |  |



| Ord | erina | Information                           |
|-----|-------|---------------------------------------|
|     |       | * * * * * * * * * * * * * * * * * * * |

**Video Imaging Products** 

**Arithmetic Logic Units & Special Arithmetic Functions** 

**Multipliers & Multiplier-Accumulators** 

**Register Products** 

**Peripheral Products** 

6

FIFO Products

**Quality and Reliability** 

**Technology and Design Features** 

**Package Information** 

10

**Product Listing** 

Sales Offices



# **Peripheral Products**



| PERIPE | ERAL PRODUCTS6        | -1 |
|--------|-----------------------|----|
|        | SCSI Bus Controller6- |    |
|        | SCSI Bus Controller6- |    |

6





# L5380/53C80 SCSI Bus Controller

#### **FEATURES**

- ☐ Asynchronous Transfer Rate Up to 4 Mbytes/sec
- □ Low Power CMOS Technology
- ☐ Replaces NCR 5380/53C80/ 53C80-40 and AMD Am5380/53C80
- On-Chip SCSI Bus Drivers
- ☐ Supports Arbitration, Selection/ Reselection, Initiator or Target Roles
- Programmed or DMA I/O, Handshake or Wait State DMA Interlock
- ☐ Package Styles Available:
  - 40/48-pin Plastic DIP
  - 48-pin Sidebraze, Hermetic DIP
  - 44-pin Plastic LCC, J-Lead

#### **DESCRIPTION**

The L5380/53C80 are high performance SCSI bus controllers which support the physical layer of the SCSI (Small Computer System Interface) bus as defined by the ANSI X3T9.2 committee. It is pin and functionally compatible with the NMOS NCR5380, while offering up to a 2.5x performance improvement, 10x power reduction, and lower cost. Replacement of the NMOS 5380 by the LOGIC Devices L5380/53C80 will result in an immediate transfer rate improvement due to REQ/ACK and DRQ/DACK handshake response times up to 5 times faster than previous devices. While remaining firmware compatible with the NCR5380, the L5380/53C80 provides bug fixes and state machine enhancements allowing even larger throughput gains for new designs.

The L5380/53C80 supports asynchronous data transfer between initiator and target at up to 4 Mbytes/sec. It operates in either initiator or target roles and offers a choice of programmed I/O (direct microprocessor manipulation of handshake) or any of several DMA modes (autonomous handshake and data transfer operations). The L5380/53C80 has internal hardware to support arbitration and can monitor and generate interrupts for a variety of error conditions. It provides extensive bus status monitoring features and includes buffers capable of directly driving a terminated SCSI bus for a compact implementation.



**Peripheral Products** 

#### **SCSI Bus Controller**

#### PIN DEFINITIONS

#### A. SCSI Bus

SDB7-0 — SCSI DATA BUS 7-0

Bidirectional/Active low. The 8-bit SCSI data bus is defined by these pins. SDB7 is the most significant bit. During arbitration phase, these lines contain the SCSI ID numbers of all initiators arbitrating for the SCSI bus; SDB7 represents the initiator with the highest priority. During the selection/reselection phase, these lines contain the ID number of the device that won the arbitration along with the ID number of the device to be selected/reselected.

#### SDBP — SCSI DATA BUS PARITY

Bidirectional/Active low. SDBP is the parity bit of the SCSI data bus. Odd parity is used, meaning that the total number of ones on the bus, including the parity bit, is odd. Parity is always generated when sending information, however checking for parity errors when receiving information is a user option. Parity is not valid during arbitration phase.

#### SEL — SELECT

Bidirectional/Active low. SEL is asserted by the initiator to select a target. It is also asserted by the target when reselecting it as an initiator.

#### $\overline{BSY}$ — BUSY

Bidirectional/Active low.  $\overline{BSY}$  is asserted to indicate that the SCSI bus is active.

#### ACK — ACKNOWLEDGE

Bidirectional/Active low.  $\overline{ACK}$  is asserted by the initiator during any information transfer phase in response to assertion of  $\overline{REQ}$  by the target. Similarly,  $\overline{ACK}$  is deasserted after  $\overline{REQ}$  becomes inactive. These two signals form the data transfer hand-

shake between the initiator and target. Data is latched by the target on the lowgoing edge of  $\overline{ACK}$  for target receive operations.

#### $\overline{ATN}$ — ATTENTION

Bidirectional/Active low.  $\overline{ATN}$  is asserted by the initiator after successful selection of a target, to indicate an intention to send a message to the target. The target responds to  $\overline{ATN}$  by entering the MESSAGE OUT phase.

#### RST — SCSI BUS RESET

Bidirectional/Active low. RST when active indicates a SCSI bus reset condition.

#### Ī/O — INPUT/OUTPUT

Bidirectional/Active low.  $\overline{I}/O$  is controlled by the target and specifies the direction of information transfer. When  $\overline{I}/O$  is asserted, the direction of transfer is to the initiator.  $\overline{I}/O$  is also asserted by the target during RESE-LECTION phase to distinguish it from SELECTION phase.

#### $\overline{C}/D$ — CONTROL/DATA

Bidirectional/Active low.  $\overline{C}/D$  is controlled by the target and when asserted, indicates CONTROL (command or status) information is on the SCSI data bus. DATA is specified when  $\overline{C}/D$  is deasserted.

#### MSG — MESSAGE

Bidirectional/Active low. MSG is controlled by the target, and when asserted indicates MESSAGE phase.

#### REQ — REQUEST

Bidirectional/Active low.  $\overline{REQ}$  is asserted by the target to begin the handshake associated with transfer of a byte over the SCSI data bus.  $\overline{REQ}$  is deasserted upon receipt of  $\overline{ACK}$  from the initiator. Data is latched by the initiator on the lowgoing edge of  $\overline{REQ}$  for initiator receive operations.

#### **B.** Microprocessor Bus

#### CS — CHIP SELECT

Input/Active low. This signal enables reading or writing of the internal registers by the microprocessor, using memory mapped I/O. An alternate method for reading selected registers is available for DMA.

#### DRQ — DMA REQUEST

Output/Active high. This signal is used to indicate that the L5380/53C80 is ready to execute the next cycle of a DMA transfer on the microprocessor bus. For send operations, it indicates that the output data register is ready to receive the next byte from the DMA controller or CPU. For receive operations, it indicates that the input data register contains the next byte to be read by the DMA controller or CPU.

#### IRO — INTERRUPT REQUEST

Output/Active high. The L5380/53C80 asserts this signal to indicate to the microprocessor that one of the several interrupt conditions have been met. These include SCSI bus fault conditions as well as other events requiring microprocessor intervention. Most interrupt types are individually maskable.

#### *IOR* — I/O READ

Input/Active low.  $\overline{IOR}$  is used in conjunction with  $\overline{CS}$  and A2-0 to execute a memory mapped read of a L5380/53C80 internal register. It is also used in conjunction with  $\overline{DACK}$  to execute a DMA read of the SCSI Input Data Register.

#### READY — READY

Output/Active high. Ready is used rather than DRQ as an alternate method for controlling DMA data transfer. This DMA type is termed blockmode DMA and must be specifically enabled by the CPU. In block-



#### **SCSI Bus Controller**

mode DMA, data is throttled by treating the L5380/53C80 as wait state memory. I/O (DMA) cycles are initiated at the maximum rate sustainable by the DMA controller/memory subsystem, but all cycles are extended (wait-states inserted) until READY is asserted by the L5380/53C80. This is generally the fastest DMA method since memory subsystem addressing can be overlapped with SCSI operations (flyby mode).

#### DACK — DMA ACKNOWLEDGE

Input/Active low.  $\overline{DACK}$  is used in conjunction with  $\overline{IOR}$  or  $\overline{IOW}$  to enable reading or writing of the SCSI Input and Output Data Registers when in DMA mode.  $\overline{DACK}$  resets DRQ and must not occur simultaneously with  $\overline{CS}$ .

#### $\overline{EOP}$ — END OF PROCESS

Input/Active low. This input is used to indicate to the L5380/53C80 that a DMA transfer is to be concluded. The L5380/53C80 can automatically generate an interrupt in response to receiving  $\overline{\text{EOP}}$  from the DMA controller.

#### RESET — CPU BUS RESET

Input/Active low. This input clears all internal registers and state machines. It does not result in assertion of the RST signal on the SCSI bus and therefore affects only the local L5380/53C80 and not other devices on the bus.

#### ĪOW — I∕O WRITE

Input/Active low.  $\overline{\text{IOW}}$  is used in conjunction with  $\overline{\text{CS}}$  and A2–0 to execute a memory mapped write of a L5380/53C80 internal register. It is also used in conjunction with  $\overline{\text{DACK}}$  to execute a DMA write of the SCSI Output Data Register.

#### A2-0 — ADDRESS 2-0

Inputs/Active high. These signals, in conjunction with  $\overline{\text{CS}}$ ,  $\overline{\text{IOR}}$ , and  $\overline{\text{IOW}}$ , address the L5380/53C80 internal registers for CPU read/write operations.

#### D7-0 - DATA 7-0

Bidirectional/Active high. These signals are the microprocessor data bus. D7 is the most significant bit.

#### L5380/53C80 INTERNAL REGISTERS

#### Overview

The L5380/53C80 contains registers that are directly addressed by the microprocessor. These registers allow for monitoring of SCSI bus activity, controlling the operation of the L5380/53C80, and determining the cause of interrupts. In many cases, a read-only and a write-only register are mapped to the same address. Some addresses are dummy registers which are used to implement a control operation but do not correspond to a physical register. The state of the CPU data bus when writing or reading these dummy registers is 'don't care'. Tables 1 and 3 show the address and name of each register as well as bit definitions.

#### **Register Descriptions**

#### A. Write Operations

The following paragraphs give detailed descriptions of the function of each bit in the L5380/53C80 internal registers for write operations as shown in Table 1.

# WRITE ADDRESS 0 Output Data Register

The Output Data Register is a writeonly register used for sending information to the SCSI data bus. During arbitration, the arbitrating SCSI device asserts its ID via this register. The device which wins arbitration also asserts the "OR" of its ID and the ID of the target/initiator to be selected/ reselected. In programmed I/O mode this register is written using  $\overline{\text{CS}}$  and  $\overline{\text{IOW}}$  with A2–0 = 000. In DMA mode, it is written when  $\overline{\text{IOW}}$  and  $\overline{\text{DACK}}$  are simultaneously active, irrespective of the state of the address lines. Note that a "1" written to the Output Data Register becomes a low state when asserted on the active-low SCSI bus.

#### WRITE ADDRESS 1 Initiator Command Register

The Initiator Command Register is a read/write register which allows CPU control of the SCSI signals asserted by the initiator. Some bits in this register are not readable, and these positions are mapped to status bits useful in monitoring the progress of arbitration. These, along with the initiation of system-wide reset and test functions, may also be of use to the target.

#### R1 Bit 7 — Assert RST

When this bit is set, the L5380/53C80 asserts the  $\overline{RST}$  line on the SCSI bus, initializing all devices on the bus to the reset condition. All logic and internal registers of the L5380/53C80 are reset, except for the Assert RST bit itself, the Testmode bit (R1 bit 6) and the IRQ (interrupt request) latch. The IRQ pin becomes active indicating a SCSI bus reset interrupt. This interrupt is not maskable.

#### R1 Bit 6 — Testmode

When this bit is set, the L5380/53C80 places all outputs, including both SCSI and CPU signals, in a high impedance state. This effectively removes the device from the system as an aid to system diagnostics. Note that internal registers may still be written to while in Testmode. The L5380/53C80 returns to normal operation when Testmode is reset. The Testmode bit is reset by either writing a "0" to R1 bit 6

#### SCSI Bus Controller

or via the RESET (CPU reset) pin. Testmode is not affected by the RST (SCSI bus reset) signal, or by the Assert RST bit in the Initiator Command Register (R1 bit 7).

R1 Bit 5 — Not Used

R1 Bit 4 — Assert ACK

When this bit is set,  $\overline{ACK}$  is asserted on the SCSI bus. Resetting this bit deasserts  $\overline{ACK}$ . Note that  $\overline{ACK}$  will be asserted only if the Targetmode bit (R2 bit 6) is reset, indicating that the L5380/53C80 is acting as an initiator.

R1 Bit 3 — Assert BSY

When this bit is set,  $\overline{BSY}$  is asserted on the SCSI bus. Resetting this bit deasserts  $\overline{BSY}$ .  $\overline{BSY}$  is asserted to indicate that the device has been selected or reselected, and deasserting  $\overline{BSY}$  causes a bus free condition.

R1 Bit 2 — Assert SEL

When this bit is set,  $\overline{SEL}$  is asserted on the SCSI bus. Resetting this bit deasserts  $\overline{SEL}$ .  $\overline{SEL}$  is normally asserted after a successful arbitration.

R1 Bit 1 — Assert ATN

When this bit is set,  $\overline{ATN}$  is asserted on the SCSI bus. Resetting this bit deasserts  $\overline{ATN}$ .  $\overline{ATN}$  is asserted by the initiator to request message out phase. Note that  $\overline{ATN}$  will be asserted only if the Targetmode bit (R2 bit 6) is reset, indicating that the L5380/53C80 is acting as an initiator.

R1 Bit 0 — Assert Data Bus

When this bit is set, the open drain SCSI data bus and parity drivers are enabled and the contents of the Output Data Register are driven onto the SCSI data lines. In addition to the Assert Data Bus bit, enabling of the SCSI bus drivers requires one of the following two sets of conditions:

When the L5380/53C80 is operating as an initiator, the Targetmode bit (R2 bit 6) must be reset, the  $\overline{I}/O$  pin must be negated (initiator to target

transfer) and no phase mismatch condition can exist. A phase mismatch occurs when the  $\overline{\rm MSG}$ ,  $\overline{\rm C}/{\rm D}$ , and  $\overline{\rm I}/{\rm O}$  bits of the Target Command Register (R3) do not match the corresponding SCSI control lines.

When the L5380/L53C80 is operating as a target, the Targetmode bit will be set, and in this case Assert Data Bus will enable the outputs unconditionally.

The Assert Data Bus bit need not be set for arbitration to occur; when the Arbitrate bit (R2 bit 0) is set, and a bus free condition is detected, the data bus will be enabled for arbitration regardless of the state of the Assert Data Bus bit.

Finally, note that the Testmode bit (R1 bit 6) overrides all other controls, including Assert Data Bus and Arbitrate, and disables all outputs.

#### WRITE ADDRESS 2 Mode Register

The Mode register is a read/write register which provides control over several aspects of L5380/53C80 operation. Programmed I/O or two different types of DMA transfer may be selected, initiator or target device operation is accommodated, and parity checking and interrupts may be enabled via this register. The function of each individual bit is described as follows:

R2 Bit 7 - Blockmode

This bit must be used in conjunction with DMA Mode (R2 bit 1). It is used to select the type of handshake desired between the L5380/53C80 and the external DMA controller. See "L5380/53C80 Data Transfers" for a complete discussion of the transfer types supported.

R2 Bit 6 — Targetmode

When this bit is set, the L5380/53C80 will operate as a SCSI target device. This enables the SCSI signals  $\overline{I}/O$ ,  $\overline{C}/D$ ,  $\overline{MSG}$ , and  $\overline{REQ}$  to be asserted.

When Targetmode is reset, the device will operate as an initiator. This enables the SCSI signals ATN and ACK to be asserted. Targetmode also affects state machine operation for DMA transfers and the conditions necessary for enabling the SCSI Data bus drivers. (See Assert Databus, R1 bit 0).

R2 Bit 5 — Enable Parity Check

When this bit is set, information received on the SCSI data bus is checked for odd parity. The Parity Error latch will be set whenever data is received under DMA control or the Current SCSI Data Register (Read Register 0) is read by the CPU. The state of the Parity Error latch can be determined by reading R5 bit 5, and it can be reset by a read to Address 7. Note that ENABLE PARITY CHECK must be set if parity error interrupts are to be generated. This interrupt can be separately masked by the Enable Parity Interrupt bit (R2 bit 4) while retaining the state of the Parity Error latch for later examination by the CPU.

R2 Bit 4 — Enable Parity Interrupt

When this bit is set, the L5380/53C80 will set the interrupt request latch, and assert IRQ (interrupt request) if it detects a parity error. Enable Parity Check (R2 bit 5) must also be set if parity error interrupts are desired.

R2 Bit 3 — Enable End Of DMA Interrupt

When this bit is set, the L5380/53C80 will set the interrupt request latch, and assert IRQ (interrupt request) if it detects a valid  $\overline{\text{EOP}}$  (End of Process) signal.  $\overline{\text{EOP}}$  is normally generated by a DMA controller to indicate the end of a DMA transfer.  $\overline{\text{EOP}}$  is valid only when coincident with  $\overline{\text{IOR}}$  or  $\overline{\text{IOW}}$  and  $\overline{\text{DACK}}$ .



### **SCSI Bus Controller**

#### R2 Bit 2 — Monitor Busy

When this bit is set, the L5380/53C80 continuously monitors the state of the BSY signal. Absence of BSY for a period longer than 400 ns (but less than 1200 ns) will cause the L5380/53C80 to set the BSYERR and IRQ (interrupt request) latches. In addition, the six least significant bits of the Initiator Command Register are reset, and all SCSI data and control outputs are disabled until the BSYERR latch is reset. This effectively disconnects the L5380/ 53C80 from the SCSI bus in response to an unexpected disconnect by another device. It also allows the CPU to be interrupted when the SCSI bus becomes free in systems where arbitration is not used and an  $\overline{EOP}$  signal is not available.

#### R2 Bit 1 - DMA Mode

When this bit is set, the L5380/53C80's internal state machines automatically control the SCSI signals REQ and ACK (as appropriate for initiator or target operation) and the CPU signals DRO and READY. DMA Mode must be set prior to starting a DMA transfer in either direction. The DMA Mode bit is reset whenever a bus free condition is detected (BSY is not active). This aborts DMA operations when a loss of  $\overline{BSY}$ occurs, regardless of the state of the Monitor Busy bit (R2 bit 2.) The DMA Mode bit is not reset when  $\overline{EOP}$  is received, but must be specifically reset by the CPU. EOP does, however, inhibit additional DMA cycles from occurring.

#### R2 Bit 0 — Arbitrate

This bit is set to indicate a desire to arbitrate for use of the SCSI bus. Before setting the Arbitrate bit, the SCSI Output Data Register (Write Register 0) must be written with the SCSI ID assigned to the arbitrating SCSI device. The bit position of register R0 which is set represents the priority number of the SCSI device, with bit 7 the highest priority. See the section on "Arbitration" for a full discussion of the L5380/53C80 arbitration procedure.

| Address 0 — Output Data Register        |                  |                           |                  |                            |                      |                  |                      |  |  |
|-----------------------------------------|------------------|---------------------------|------------------|----------------------------|----------------------|------------------|----------------------|--|--|
| 7                                       | 6                | 5                         | 4                | 3                          | 2                    | 1                | 0                    |  |  |
| SDB7                                    | SDB <sub>6</sub> | SDB <sub>5</sub>          | SDB4             | SDB3                       | SDB <sub>2</sub>     | SDB <sub>1</sub> | SDB                  |  |  |
| Address 1 — Initiator Command Register  |                  |                           |                  |                            |                      |                  |                      |  |  |
| 7                                       | 6                | 5                         | 4                | 3                          | 2                    | 1                | 0                    |  |  |
| ASSERT<br>RST                           | TEST<br>MODE     |                           | ASSERT<br>ACK    | ASSERT<br>BSY              | ASSERT<br>SEL        | ASSERT<br>ATN    | ASSEF<br>DATA<br>BUS |  |  |
| Address                                 | 2 — Mod          | e Registe                 | er               |                            |                      |                  |                      |  |  |
| 7                                       | 6                | 5                         | 4                | 3                          | 2                    | 1                | 0                    |  |  |
| BLOCK<br>MODE                           | TARGET<br>MODE   | ENABLE<br>PARITY<br>CHECK | PARITY           | ENABLE<br>EODMA<br>INT'RPT | MONI-<br>TOR<br>BUSY | DMA<br>MODE      | ARBI-<br>TRATE       |  |  |
| Address<br>7                            | 3 — Targ<br>6    |                           | and Reg          |                            | •                    | _                |                      |  |  |
| LAST                                    | •                | 5                         | 4                | 3                          | 2                    | 1                | 0                    |  |  |
| BYTE<br>SENT                            |                  |                           |                  | ASSERT<br>REQ              | ASSERT<br>MSG        | ASSERT<br>C/D    | ASSER<br>Ī/O         |  |  |
| Address                                 | 4 — ID S         | elect Reg                 | ister            |                            |                      |                  |                      |  |  |
| 7                                       | 6                | 5                         | 4                | 3                          | 2                    | 1                | 0                    |  |  |
| SDB7                                    | SDB <sub>6</sub> | SDB <sub>5</sub>          | SDB <sub>4</sub> | SDB <sub>3</sub>           | SDB <sub>2</sub>     | SDB <sub>1</sub> | SDBo                 |  |  |
| Address                                 | 5 — Star         | t DMA Se                  | nd               |                            |                      |                  |                      |  |  |
| 7                                       | 6                | 5                         | 4                | 3                          | 2                    | 1                | 0                    |  |  |
|                                         |                  |                           |                  |                            |                      |                  |                      |  |  |
| Address                                 | 6 — Star         | t DMA Ta                  | rget Rec         | eive                       |                      |                  |                      |  |  |
| 7                                       | 6                | 5                         | 4                | 3                          | 2                    | 1                | 0                    |  |  |
|                                         |                  |                           |                  |                            |                      |                  |                      |  |  |
| Address 7 — Start DMA Initiator Receive |                  |                           |                  |                            |                      |                  |                      |  |  |
| Adaress                                 | _                | _                         | 4                | 3                          | 2                    | 1                | 0                    |  |  |
| Address<br>7                            | 6                | 5                         | -                | •                          | _                    | •                | _                    |  |  |
|                                         | 6                | 5                         | <b>-</b>         |                            |                      |                  | ·                    |  |  |

#### **SCSI Bus Controller**

# WRITE ADDRESS 3 Target Command Register

The Target Command Register is a read/write register which allows CPU control of the SCSI signals asserted by the target. In addition, this register contains a read-only status flag useful in unambiguously determining when the last byte of a DMA transfer has actually been sent over the SCSI bus.

When operating as an initiator with DMA mode set, the Assert MSG, Assert  $\overline{C}/D$ , and Assert  $\overline{I}/O$  bits are used as a template to compare against the corresponding SCSI control signals provided by the target. A phase mismatch interrupt will be generated on the falling edge of the REQ input if the template does not match the state of the signals. Therefore the CPU should initialize these bits to the phase of the expected data transfer. An interrupt, then, will signal an intent by the target to change to a new phase. The SCSI information transfer phases and their associated direction of data transfer are given in Table 2.

R3 Bits 7-4 - Not Used

R3 Bit 3 — Assert REQ

When this bit is set,  $\overline{REQ}$  is asserted on the SCSI bus. Resetting this bit deasserts  $\overline{REQ}$ . Note that  $\overline{REQ}$  will be asserted only if the Targetmode bit (R2 bit 6) is set, indicating that the L5380/53C80 is acting as a target.

R3 Bit 2 — Assert MSG

When this bit is set,  $\overline{MSG}$  is asserted on the SCSI bus. Resetting this bit deasserts  $\overline{MSG}$ . Note that  $\overline{MSG}$  will be asserted only if the Targetmode bit (R2 bit 6) is set, indicating that the L5380/53C80 is acting as a target. When operating as an initiator, this bit is compared against the  $\overline{MSG}$  input, and an interrupt is generated if they differ at the falling edge of  $\overline{REQ}$ .

R3 Bit 1 — Assert  $\overline{C}/D$ 

When this bit is set,  $\overline{C}/D$  is asserted on the SCSI bus. Resetting this bit deasserts  $\overline{C}/D$ . Note that  $\overline{C}/D$  will be asserted only if the Targetmode bit (R2 bit 6) is set, indicating that the L5380/53C80 is acting as a target. When operating as an initiator, this bit is compared against the  $\overline{C}/D$  input, and an interrupt is generated if they differ at the falling edge of  $\overline{REQ}$ .

R3 Bit 0 — Assert Ī/O

When this bit is set,  $\overline{I}/O$  is asserted on the SCSI bus. Resetting this bit deasserts  $\overline{I}/O$ . Note that  $\overline{I}/O$  will be asserted only if the Targetmode bit (R2 bit 6) is set, indicating that the L5380/53C80 is acting as a target. When operating as an initiator, this bit is compared against the  $\overline{I}/O$  input, and an interrupt is generated if they differ at the falling edge of  $\overline{REQ}$ .

#### WRITE ADDRESS 4 ID Select Register

The ID Select Register is a write-only register which is used to monitor selection or reselection attempts to the L5380/53C80. In arbitrating systems, an ID number is assigned to each SCSI device by setting a single bit position of the ID Select Register. Each SCSI data pin is inverted and compared with the corresponding bit in the ID Select Register. If any matches are found while a bus free condition exists

and SEL is active, the L5380/53C80 will generate an interrupt to indicate a selection or reselection. During selection or reselection, parity checking may be enabled by setting the Enable Parity Check bit (R2 bit 5). This interrupt may be masked by resetting all bits in this register.

#### WRITE ADDRESS 5 Start DMA Send

This is a dummy register. Writes to this location are detected and cause the L5380/53C80 internal state machine to execute a DMA send operation. This location is used for either initiator or target DMA send. The DMAMODE bit (R2 bit 1) must be set prior to writing this location.

#### WRITE ADDRESS 6 Start DMA Target Receive

This is a dummy register. Writes to this location are detected and cause the L5380/53C80 internal state machine to execute a target DMA receive operation. The DMAMODE bit (R2 bit 1) and the Targetmode bit (R2 bit 6) must be set prior to writing this location.

# WRITE ADDRESS 7 Start DMA Initiator Receive

This is a dummy register. Writes to this location are detected and cause the L5380/53C80 internal state machine to execute an initiator DMA

| TABLE 2. |     | SCSI Information Transfer Phases |             |           |   |                 |
|----------|-----|----------------------------------|-------------|-----------|---|-----------------|
| MSG      | C/D | Ī/O                              | Phase       | Direction |   | es <sub>t</sub> |
| 0        | 0   | 0                                | Message In  | Target    | П | Initiator       |
| 0        | 0   | 1                                | Message Out | Initiator | Π | Target          |
| 0        | 1   | 0                                | Unused      |           |   |                 |
| 0        | 1   | 1                                | Unused      |           |   |                 |
| 1        | 0   | 0                                | Status In   | Target    | Π | Initiator       |
| 1        | 0   | 1                                | Command     | Initiator | Π | Target          |
| 1        | 1   | 0                                | Data In     | Target    | Π | Initiator       |
| 1        | 1   | 1                                | Data Out    | Initiator | Π | Target          |



#### **SCSI Bus Controller**

receive operation. The DMAMODE bit (R2 bit 1) must be set and the Targetmode bit (R2 bit 6) must be reset prior to writing this location.

#### **B. READ OPERATIONS**

The following paragraphs give detailed descriptions of the function of each bit in the L5380/53C80 internal registers for read operations as shown in Table 3.

#### READ ADDRESS 0 Current SCSI Data Bus

The Current SCSI Data Bus Register allows the microprocessor to monitor the SCSI data bus at any time, by asserting CS and IOR with address lines  $A_{2-0} = 000$ . The SCSI data lines are not actually registered, but gated directly onto the CPU bus whenever Address 000 is read by the CPU. Therefore, reads of this location should only be done when the SCSI data lines are guaranteed to be stable by the SCSI protocol. For systems which implement SCSI bus arbitration, this location is read to determine whether devices having higher priorities are also arbitrating. Programmed I/O data transfer uses this location for reading data transferred on the SCSI data bus. With parity checking enabled, SCSI data bus parity checking is done at the beginning of the read cycle for fast error detection. Note that the SCSI data bus is inverted to become active high when presented to the CPU.

#### READ ADDRESS 1 Initiator Command Register

Reading bit 7 or bits 4–0 of the Initiator Command Register simply reflects the status of the corresponding bit in the register. Bits 6 and 5 are mapped to other signals as discussed below:

R1 Bit 6 — Arbitration In Progress

For this bit to be active, the Arbitrate bit (R2 bit 0) must be set. When ARBITRATION IN PROGRESS is set,

it indicates that the L5380/53C80 has detected a bus free condition and is currently arbitrating for control of the bus. See the section on "Arbitration" for a complete discussion of the L5380/53C80 arbitration mechanism. Resetting the Arbitrate bit will reset ARBITRATION IN PROGRESS.

R1 Bit 5 — Lost Arbitration

For this bit to be active, the Arbitrate bit (R2 bit 0) must be set. When LOST ARBITRATION is set, it indicates that the L5380/53C80 has arbitrated for the SCSI bus (see R1 bit 6 above) and has detected the assertion of SEL by another (higher priority) device. The L5380/53C80 responds to loss of arbitration by immediately discontinuing the arbitration attempt. Resetting the Arbitrate bit will reset LOST ARBITRATION.

#### READ ADDRESS 2 Mode Register

Reading the Mode Register simply reflects the status of the bits in that register.

# READ ADDRESS 3 Target Command Register

Reading the Target Command Register simply reflects the status of the bits in that register, except for bit 7, LAST BYTE SENT.

R3 bit 7 — Last Byte Sent

This read only bit indicates that the last byte of data loaded into the L5380/53C80 during a DMA send operation has actually been transferred over the SCSI bus. Note that the end of process flag and the corresponding interrupt occur when this byte is loaded into the L5380/53C80, but do not reflect whether it has actually been sent. This bit is not present in the NCR53C80. Last Byte Sent is reset when the DMAMODE bit (R2 bit 1) is reset.

#### READ ADDRESS 4 Current SCSI Control Register

The Current SCSI Control Register provides a means for the CPU to directly monitor the state of the SCSI bus control signals. The SCSI control lines are not actually registered, but gated directly onto the CPU bus whenever Address 100 is read by the CPU. The value of each bit position represents the complement of the corresponding (low true) SCSI Signal Pin.

#### READ ADDRESS 5 DMA Status Register

The DMA Status Register provides a means for the CPU to determine the status of a DMA transfer and to determine the cause of an interrupt. It also makes available the final two SCSI bus signals which are not included in the Current SCSI Control Register. The function of each individual bit is defined as follows:

R5 Bit 7 - End of DMA

When this bit is set, it indicates that a valid  $\overline{EOP}$  has been received during a DMA transfer. A valid  $\overline{EOP}$  occurs when  $\overline{EOP}$ ,  $\overline{DACK}$ , and either  $\overline{IOR}$  or  $\overline{IOW}$  are simultaneously active for the minimum specified time. End of DMA is reset when the DMAMODE bit (R2 bit 1) is reset.

Note that for DMA send operations, an END OF DMA status indicates only that the last byte of the transfer is loaded into the Output Data Register of the sending device, not that it has actually been transferred over the SCSI bus. For this reason, the L5380/53C80 provides an additional status bit; Last Byte Sent (R3 bit 7) which indicates that this final byte has been transferred to the receiving end. This bit is not present in the NCR5380.

Also, note that the DMAMODE bit is reset automatically whenever a loss of busy condition is detected, which in turn resets END OF DMA. Therefore

SCSI Bus Controller

the DMA Status Register should be read prior to resetting the Assert BSY bit (R1 bit 3) at the conclusion of a DMA transfer.

#### R5 Bit 6 — DMA Request

This bit reflects the state of the DRQ (DMA Request) signal. In programmed I/O, this bit can be polled by the CPU to determine whether there is a pending request for byte transfer. For DMA send operations, DMA REQUEST is reset when DACK and IOW are simultaneously asserted. For DMA receive operations, simultaneous DACK and IOR will reset DMA REQUEST. DMA REQUEST is reset unconditionally when the DMAMODE bit (R2 bit 1) is reset.

#### R5 Bit 5 — Parity Error

This bit can only be set if Enable Parity Check (R2 bit 5) is set. When enabled, the Parity Error bit is set if incoming SCSI data in either initiator or target mode, or during selection phase, does not correctly reflect odd parity. PARITY ERROR can be reset by a read to the Reset Error/Interrupt Register (Register 7).

#### R5 Bit 4 — Interrupt Request

This bit reflects the state of the IRQ signal. The L5380/53C80 asserts IRQ to generate an interrupt to the CPU. See the section on "Interrupts" for further information on the possible sources of interrupts in the L5380/53C80. INTERRUPT REQUEST can be reset by a read to the Reset Error/Interrupt Register (Register 7).

#### R5 Bit 3 — Phase Match

When this bit is set, it indicates that the  $\overline{MSG}$ ,  $\overline{C}/D$ , and  $\overline{I}/O$  lines match the state of the Assert  $\overline{MSG}$ , Assert  $\overline{C}/D$ , and Assert  $\overline{I}/O$  bits in the Target Command Register. PHASEMATCH is not actually registered, but represents a continuous comparison of these three phase bits to the corresponding internal register locations. This bit is intended for use by the

| ABLE 3               | READ                     | REGISTE                   | RS                          |                            |                      |                  |                       |
|----------------------|--------------------------|---------------------------|-----------------------------|----------------------------|----------------------|------------------|-----------------------|
| ddress               | 0 — Curi                 | ent SCSI                  | Data Bu                     | S                          |                      |                  |                       |
| 7                    | 6                        | 5                         | 4                           | 3                          | 2                    | 1                | 0                     |
| SDB7                 | SDB6                     | SDB <sub>5</sub>          | SDB4                        | SDB3                       | SDB <sub>2</sub>     | SDB <sub>1</sub> | SDB <sub>0</sub>      |
| Address              | 1 — Initia               | ator Com                  | mand Re                     | aister                     |                      |                  |                       |
| 7                    | 6                        | 5                         | 4                           | 3                          | 2                    | 1                | 0                     |
| ASSERT<br>RST        | ARB. IN<br>PRO-<br>GRESS | LOST<br>ARB.              | ASSERT<br>ACK               | ASSERT<br>BSY              | ASSERT<br>SEL        | ASSERT<br>ATN    | ASSERT<br>DATA<br>BUS |
| Address              | 2 — Mod                  | e Registe                 | er                          |                            |                      |                  |                       |
| 7                    | 6                        | 5                         | 4                           | 3                          | 2                    | 1                | 0                     |
| BLOCK<br>MODE        | TARGET<br>MODE           | ENABLE<br>PARITY<br>CHECK | ENABLE<br>PARITY<br>INT'RPT | ENABLE<br>EODMA<br>INT'RPT | MONI-<br>TOR<br>BUSY | DMA<br>MODE      | ARBI-<br>TRATE        |
| Address              | 3 — Taro                 | et Comm                   | and Reg                     | ister                      |                      |                  |                       |
| 7                    | 6                        | 5                         | 4                           | 3                          | 2                    | 1                | 0                     |
| LAST<br>BYTE<br>SENT |                          |                           |                             | ASSERT<br>REQ              | ASSERT<br>MSG        | ASSERT<br>C/D    | ASSERT<br>Ī/O         |
| Address              | 4 — Curr                 | ent SCSI                  | Control                     | Register                   |                      |                  |                       |
| 7                    | 6                        | 5                         | 4                           | 3                          | 2                    | 1                | 0                     |
| RST                  | BSY                      | REQ                       | MSG                         | C∕D                        | Ī/O                  | SEL              | PARITY                |
| Address              | 5 — DMA                  | Status F                  | Register                    |                            |                      |                  |                       |
| 7                    | 6                        | 5                         | 4                           | 3                          | 2                    | 1                | 0                     |
| END<br>OF<br>DMA     | DMA<br>REQ.              | PARITY<br>ERROR           | INTER-<br>RUPT<br>REQ.      | PHASE<br>MATCH             | BUSY<br>ERROR        | ĀTN              | ĀCK                   |
| \ ddrooo             | 6 Innu                   | t Data Ba                 | aiotor                      |                            |                      |                  |                       |
| aaaress<br>7         | 6 — Inpu                 | t Data Re<br>5            | egister<br>4                | 3                          | 2                    | 1                | 0                     |
| •                    | ı                        | , <u> </u>                | <del>-</del>                |                            |                      | · ·              | , <u> </u>            |
| SDB7                 | SDB6                     | SDB5                      | SDB <sub>4</sub>            | SDB3                       | SDB <sub>2</sub>     | SDB <sub>1</sub> | SDB <sub>0</sub>      |
|                      |                          |                           | nterrupt I                  | -                          | •                    | _                | •                     |
| 7                    | 6                        | 5                         | 4                           | 3                          | 2                    | 1                | 0                     |
|                      |                          |                           |                             |                            |                      |                  |                       |
|                      | l                        |                           | l                           |                            | 1                    | 1                |                       |



#### SCSI Bus Controller

initiator to detect that the target device has changed to a different information transfer phase. When the L5380/53C80 detects a phase mismatch, PHASEMATCH is reset, and information transfer to or from the SCSI bus is inhibited.

R5 Bit 2 — Busy Error

This bit can only be set if the Monitor Busy bit (R2 bit 2) is set. When set, Busy Error indicates that the BSY pin has been false for a period at least equal to a bus settle delay (400 ns). When the Busy Error condition is detected, all SCSI signal pins are disabled, and the DMAMODE bit (R2 bit 1) and bits 5-0 of the Initiator Command Register are reset. Busy Error can be reset by a read to the Reset Error/Interrupt Register (Register 7).

R5 Bits 1, 0 —  $\overline{ATN}$ ,  $\overline{ACK}$ 

Like the Current SCSI Control Register, these bits provide a means for the CPU to directly monitor the state of the SCSI bus control signals. The SCSI control lines are not actually registered, but gated directly onto the CPU bus whenever Address 5 is read by the CPU. The value of each bit position represents the complement of the corresponding (low true) SCSI Signal Pin.

#### READ ADDRESS 6 Input Data Register

This register acts as a temporary holding register for information received from the SCSI data bus during DMA transfers (DMAMODE bit, R2 bit 1 is set). In the initiator mode, the L5380/53C80 latches the SCSI data when REQ goes active. In the target mode, data is latched when ACK goes active. The contents of this register represent the negation of the low-true SCSI data. The contents of the SCSI Input Data Register are gated onto the CPU data bus when DACK and IOR are simultaneously true, or by a CPU read of location 6. Note that DACK and CS must never be active simultaneously in order to prevent conflicting read operations. Parity may optionally be checked on the data as it is loaded into this register.

#### READ ADDRESS 7 Reset Error/Interrupt Register

This is a dummy register. Reads to this location are detected and used to reset the Interrupt Request Latch (IRQ signal) and the PARITY ERROR, INTERRUPT REQUEST, and BUSY ERROR latches (visible as bits 5, 4, and 2 of Register 5).

#### **INTERRUPTS**

The L5380/53C80 generates interrupts to the CPU by setting the Interrupt Request Latch, which directly drives the IRQ (Interrupt Request) line. The IRQ output will reflect the state of the Interrupt Request Latch under all conditions except when Testmode (R1 bit 6) is active, when it is in a high impedance state. The Interrupt Request Latch may be reset by reading Address 7, the Reset Error/Interrupt Register. A read of this location also resets several error condition latches as discussed in the section on "Internal Registers".

Interrupts may be caused by any of six conditions, most of which may be masked by resetting enable bits in the appropriate registers. The following sections describe each interrupt type, its cause, and how it may be reset. Upon receiving an interrupt, the CPU may read the Current SCSI Control Register (R4) and the DMA Status Register (R5) to determine the cause of the interrupt. While the following discussions indicate the expected values of these registers following an interrupt, it is recommended that bits in these registers which are not germane to determining the cause of an interrupt be masked off in firmware prior to implementing a comparison. A typical operational sequence for an interrupt service routine is given at the end of this section.

#### **SCSI Bus Reset Interrupt**

A SCSI Bus Reset Interrupt occurs when the SCSI RST signal becomes active. This may be due to another SCSI device driving the  $\overline{RST}$  line, or because the Assert RST bit (R1 bit 7) has been set, causing the L5380/53C80 to drive the SCSI  $\overline{RST}$  line. The value of the SCSI RST line is visible as R4 bit 7: however, this line is not latched and therefore may have changed state by the time the CPU responds to the interrupt and polls this location. For this reason, a SCSI Bus Reset Interrupt should be assumed if no other interrupt condition is active when reading Registers 4 and 5.

The SCSI Bus Reset Interrupt is nonmaskable. The expected read values for the Current SCSI Control Register and the DMA Status Register upon encountering this interrupt are given in Table 4.

#### Selection/Reselection Interrupt

A Selection/Reselection Interrupt occurs when the SCSI  $\overline{\text{SEL}}$  signal becomes active, the SCSI bus matches the bit set in the ID Select Register, and  $\overline{\text{BSY}}$  has been false for at least a bus settle delay. When the  $\overline{\text{I}}/\text{O}$  pin is asserted, the interrupt should be interpreted as a reselection. The Selection/Reselection Interrupt may be masked by resetting all bits in the ID Select Register. The expected read values for the Current SCSI Control Register and the DMA Status Register upon encountering this interrupt are given in Table 4.

#### Loss of Busy Interrupt

A Loss of Busy Interrupt occurs when the SCSI BSY signal has been inactive for at least a bus settle delay (400 ns). The Loss of Busy Interrupt may be masked by resetting the Monitor Busy bit (R2 bit 2). Resetting Monitor Busy also prevents the Busy Error latch (Read R5 bit 2) from being set. The expected read values for the Current

#### **SCSI Bus Controller**

SCSI Control Register and the DMA Status Register upon encountering this interrupt are given in Table 4.

#### Phase Mismatch Interrupt

A Phase Mismatch Interrupt occurs when the DMAMODE bit (R2 bit 1) is set, REQ is active on the SCSI bus, and the SCSI phase signals  $\overline{MSG}$ ,  $\overline{C}/D$ , and I/O do not match the corresponding bits in the Target Command Register. This interrupt is intended for use by the initiator to detect a change of phase by the target during a DMA transfer. When operating as a target, the SCSI phase lines will normally be asserted via the Target Command Register, so no phase mismatch will be generated unless another SCSI device is erroneously driving the phase lines to an unintended state.

The result of the continuous comparison of the SCSI phase lines to the Target Command Register contents is visible as the Phase Match bit (Read R5 bit 3). This flag operates irrespective of the state of DMAMODE and REQ. As long as a phase mismatch condition persists, the L5380/53C80 is prevented from recognizing active REQ inputs, and SCSI output data drivers are disabled.

The Phase Mismatch Interrupt is nonmaskable, however it will only occur when operating in DMAMODE. The expected read values for the Current SCSI Control Register and the DMA Status Register upon encountering this interrupt are given in Table 4.

#### **Parity Error Interrupt**

A Parity Error Interrupt occurs when incorrect parity is detected during a read of the SCSI bus. Parity checking occurs under the following conditions: Parity is checked during a programmed I/O read of the Current SCSI Data Register (Read R0), when  $\overline{\text{CS}}$  and  $\overline{\text{IOR}}$  are active and the A2-0 lines are 000. Parity is also checked during

DMA read operations (DMAMODE bit, R2 bit 1 is set) when  $\overline{ACK}$  is active for target receive, or  $\overline{REQ}$  is active for initiator receive.

The Parity Error latch is set when parity error checking is enabled and one of the above parity error conditions is encountered. This latch is

|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | JE |  |  |
|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|----|--|--|
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |    |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |    |  |  |

| Read | Address | 4            | Current  | SCSL | Control | Register |
|------|---------|--------------|----------|------|---------|----------|
| neau | Audiess | <del>-</del> | Guileiii | 3031 | COLLIGO | neuistei |

|         |            | • • • • • • • • • • • • • • • • • • • • |         | ••••• |         | •   |        |
|---------|------------|-----------------------------------------|---------|-------|---------|-----|--------|
| 7       | 6          | 5                                       | 4       | 3     | 2       | 1   | 0      |
| RST     | BSY        | REQ                                     | MSG     | C/D   | Ī/O     | SEL | PARITY |
| SCSI B  | us Reset   | Interrup                                | t       |       |         |     |        |
| Х       | 0          | 0                                       | 0       | 0     | 0       | 0   | 0      |
| Selecti | on/Resel   | ection In                               | terrupt |       |         |     |        |
| 0       | 0          | 0                                       | Х       | Х     | 1=RESEL | 1   | X      |
| Loss o  | f Busy In  | terrupt                                 |         |       |         |     |        |
| 0       | 0          | 0                                       | 0       | 0     | 0       | 0   | 0      |
| Phase   | Mismatcl   | h Interrup                              | ot      |       |         |     |        |
| 0       | 1          | 1                                       | Х       | Х     | Х       | 0   | Х      |
| Parity  | Error Inte | rrupt                                   |         |       |         |     |        |
| 0       | Х          | Х                                       | Х       | Х     | Х       | Х   | Х      |
| End of  | DMA Inte   | errupt                                  |         |       |         |     | •      |
| 0       | 1          | Х                                       | Х       | Х     | Х       | 0   | Х      |

### Read Address 5 — DMA Status Register

| 7                | 6          | 5               | 4                     | 3              | 2             | 1   | 0   |
|------------------|------------|-----------------|-----------------------|----------------|---------------|-----|-----|
| END<br>OF<br>DMA | DMA<br>REQ | PARITY<br>ERROR | INTER-<br>RUPT<br>REQ | PHASE<br>MATCH | BUSY<br>ERROR | ĀTN | ĀCK |
| SCSI B           | us Reset   | Interrup        | t                     |                |               |     |     |
| 0                | 0          | 0               | 1                     | 1              | 0             | 0   | 0   |
| Selecti          | on/Resel   | ection Int      | terrupt               |                |               |     |     |
| 0                | 0          | 0               | 1                     | Х              | 0             | Х   | 0   |
| Loss o           | f Busy In  | terrupt         |                       |                |               |     |     |
| 0                | 0          | 0               | 1                     | Х              | 1             | 0   | 0   |
| Phase            | Mismatcl   | h Interrup      | ot                    |                |               |     |     |
| 0                | 0          | 0               | 1                     | 0              | Х             | Х   | 0   |
| Parity I         | Error Inte | errupt          |                       |                |               |     |     |
| Х                | Х          | 1               | 1                     | Х              | Х             | Х   | Х   |
| End of           | DMA Inte   | errupt          |                       |                |               |     |     |
| 1                | 0          | 0               | 1                     | Х              | 0             | 0   | Х   |



#### SCSI Bus Controller

visible as bit 5 of the DMA Status Register (Read R5). The Parity Error Interrupt may be masked and setting of the Parity Error latch prevented by resetting the Enable Parity Check bit (Write R2 bit 5). The Parity Error latch can be reset by reading the Reset Error/Interrupt Register (Read R7). The expected read values for the Current SCSI Control Register and the DMA Status Register upon encountering this interrupt are given in Table 4.

#### End of DMA Interrupt

An End of DMA Interrupt occurs when a valid  $\overline{EOP}$  (End of Process) signal is detected during a DMA transfer. EOP is valid when EOP, DACK, and either IOR or IOW are simultaneously asserted for the minimum specified time. EOP inputs not occurring during I/O read or write operations are ignored.

The End of DMA latch is set whenever the DMAMODE bit (R2 bit 1) is set and a valid  $\overline{EOP}$  is received. This latch is visible as bit 7 of the DMA Status Register (Read R5). The End of DMA Interrupt may be masked by resetting the Enable EODMA Interrupt bit (Write R2 bit 3). This bit does not affect the End of DMA latch, however. The End of DMA latch can be reset by resetting the DMAMODE bit in the Mode Register. The expected read values for the Current SCSI Control Register and the DMA Status Register upon encountering this interrupt are given in Table 4.

#### **DATA TRANSFERS**

The L5380/53C80 supports programmed I/O under CPU control or DMA transfer via a DMA controller when transferring information to and from the SCSI data bus. Programmed I/O can be implemented entirely in firmware or using minimum external logic for accessing the appropriate registers. Under DMA control, the L5380/53C80's DMA interface logic and internal state machines provide

the necessary control of the REQ-ACK handshake. Each type of transfer is fully described in the following sections.

#### Programmed I/O

Two forms of programmed I/O are supported by the L5380/53C80. For normal programmed I/O, the SCSI handshake is accomplished by setting bits in the Initiator or Target Command registers to assert SCSI control lines, and polling the Current SCSI Control and DMA Control registers for the appropriate responses. Since for this method the control is contained in firmware, the cycle times are relatively slow. It is most appropriate for transferring small blocks of data such as SCSI command blocks or messages, where the overhead of setting up a DMA controller could be significant.

#### Pseudo DMA

An alternate method of programmed I/O allows the state machines of the L5380/53C80 to handle the SCSI handshake, thereby improving performance in systems which do not employ a hardware DMA controller. To implement Pseudo DMA, the DMAMODE bit is set. The CPU polls the DRQ bit in the DMA Control Register to determine when a byte should be written to or read from the

| TABLE 5. TYPICAL INTERRUPT                           | SERVICE ROUTINE POLLING SERVICE                                        |
|------------------------------------------------------|------------------------------------------------------------------------|
| Read Address 5 > TEMP                                | : Read DMA Status Reg to variable TEMP                                 |
| IF TEMP "AND" HEX (10) = 0<br>THEN GO TO NEXT DEVICE | : IRQ not active, so L5380/L53C80 was not the source of this interrupt |
| TEMP "AND" HEX (AC) → TEMP                           | : Mask off irrevelant bits                                             |
| IF TEMP > HEX (7F) THEN<br>GO TO EODMA               | : End of DMA Interrupt                                                 |
| IF TEMP > HEX (1F) THEN<br>GO TO PARERR              | : Parity Error Interrupt                                               |
| IF TEMP > HEX (03) THEN<br>GO TO BYSERR              | : Loss of Busy Interrupt                                               |
| IF TEMP = HEX (00) THEN<br>GO TO PHASERR             | : Phase Mismatch Interrupt                                             |
| Read Address 4 → TEMP                                | : Read Current SCSI Control Reg to variable TEMP                       |
| TEMP "AND" HEX (06) → TEMP                           | : Mask off irrevelant bits                                             |
| IF TEMP = HEX (06) THEN<br>GO TO RESEL               | : Reselection Interrupt                                                |
| IF TEMP = HEX (02) THEN<br>GO TO SEL                 | : Selection Interrupt                                                  |
| IF TEMP = HEX (00) THEN<br>GO TO RESET               | : SCSI Bus Reset Interrupt                                             |

#### **SCSI Bus Controller**

L5380/53C80. When reading or writing, external logic must be used to decode the L5380/53C80 location and produce  $\overline{DACK}$ , since it is used by the internal state machines. Also,  $\overline{CS}$  must be suppressed since it may not be asserted simultaneously with  $\overline{DACK}$ .

#### **Normal DMA Mode**

Normal DMA mode is obtained when the DMAMODE bit is set but the Blockmode bit is reset. The DMA process is started by writing to the Start DMA Send, Start DMA Initiator Receive, or Start DMA Target Receive locations as appropriate. Once started, the internal state machines of the L5380/53C80 manage the REQ - ACK handshake protocol, as well as the DRQ-DACK handshake with the DMA controller.

The L5380/53C80 will assert DRQ whenever it is ready to transfer a byte to or from the DMA controller. In response to DRQ, the controller asserts  $\overline{DACK}$  and  $\overline{IOR}$  to read the byte, or  $\overline{DACK}$  and  $\overline{IOW}$  to write a byte to the L5380/53C80. For write operations, the byte is latched at the rising edge of the logical AND of  $\overline{DACK}$  and  $\overline{IOW}$ . The transfer can be terminated by asserting  $\overline{EOP}$  during a read or write operation, or by resetting the DMAMODE bit.

#### **Block DMA Mode**

When the Blockmode bit is set, the DMA handshake is no longer dependent on interlocked DRQ-DACK cycles. Instead, the DMA controller may be allowed to free-run, with data flow throttled by inserting "wait-states" in the DMA transfer to or from the L5380/53C80. Wait-states, which are idle clock cycles inserted during the I/O read or write operation, are inserted by the DMA controller until the READY output of the L5380/53C80 goes true, allowing the bus cycle to conclude.

The READY output will be deasserted under the following conditions: For send operations, READY will be false whenever the Output Data Register contains a byte which has not been transferred over the SCSI bus. This allows the DMA controller to access RAM to fetch the next byte, but postpones the end of the CPU bus cycle until the previous byte has been transferred, freeing the Output Data Register to receive it.

For receive operations, READY will be false whenever the Input Data Register is empty. This allows the DMA controller to address the RAM for a write operation, but postpones the end of the CPU bus cycle until the incoming byte is stored in the Input Data Register and is available on the CPU bus.

Note that when blockmode is employed, DACK may optionally remain asserted throughout the DMA transfer, since it is not used in an interlocked DMA handshake (Its. interlock function is replaced by IOR or IOW). Also, DRQ will be asserted in the normal way when operating in blockmode. To gain the abovementioned performance benefits, it should be used only to initiate the first byte transfer, with READY used to throttle succeeding transfers. This methodology is compatible with DMA controllers such as the Intel 8237 and AMD Am9516/9517.

In summary, blockmode operation offers the potential for improved transfer rates by overlapping the DMA memory access with the SCSI transfer. This is of particular value when used with DMA controllers capable of "flyby" operation, where the data is transferred directly from memory to the peripheral, and does not pass through the DMA controller itself. This transfer rate gain is achieved at the expense of locking up the CPU bus for a time equal to the SCSI transit time of the entire block.

This may be strongly preferable in some systems where net disk access time is a crucial performance factor. Also, the time required to arbitrate for the CPU bus on a byte-by-byte basis may well be longer than the cycles wasted waiting for SCSI transfers to take place, especially with fast peripherals which operate from a high speed sector buffer.

#### **Terminating DMA Transfers**

DMA transfers, either normal or blockmode, may be terminated in a number of ways. The following sections describe these methods, along with providing information about correct sequencing of various signals to effect a clean exit from a DMA process.

#### **EOP** Signal

The EOP signal is usually generated by a DMA controller to indicate that its transfer counter has decremented to zero. In order to be recognized by the L5380/53C80, it should be asserted simultaneously with the DACK and IOR or IOW signals corresponding to the last byte in the transfer. Note that in the case of send operations, asserting EOP indicates to the L5380/53C80 that SCSI transfers should cease after transmission of the byte loaded while EOP is asserted. In order to determine when this last byte has actually been sent, the Last Byte Sent flag in the Target Command Register may be examined. This flag is not present in the NCR implementation of the 5380, but is available in the 53C80, a nonpin-compatible variant. The  $\overline{EOP}$ input does not reset the DMAMODE bit, but after transmission of the last byte causes the internal state machine to return to an idle condition, so that no further SCSI handshaking will occur until another transmission is explicitly initiated. Note that the NCR version of the 5380, upon receiving an EOP, will stop asserting DRO, but will continue to issue ACK in response to additional REQ inputs,



### **SCSI Bus Controller**

potentially causing data loss if the target initiates another data transmission without an intervening phase change. The L5380/53C80 prevents this spurious DMA handshake from occurring.

#### **DMA Mode Bit**

Resetting the DMAMODE bit in the Mode Register causes a hard reset of the internal DMA state machines, and thus an effective termination of a DMA transfer. Since unlike the EOP case the state machine is not allowed to exit gracefully, care must be taken in the timing of DMAMODE reset.

For receive operations, the DMAMODE bit should be reset after the last DRQ is received, but prior to asserting DACK to prevent an additional REQ or ACK from occurring. For normal DMA mode, resetting this bit will cause DRQ to go inactive. However, the last byte received remains in the SCSI Input Data Register and may be read either by the normal DACK and IOR DMA read or using a CPU read of Address 6. For blockmode DMA, READY will remain asserted when DMAMODE is reset, allowing the DMA controller to retrieve the last byte in the normal fashion. The NCR version of the 5380 fails to keep READY asserted when DMAMODE is reset, potentially causing deadlock on the CPU bus.

#### **Bus Phase Mismatch**

When operating in DMAMODE as an initiator, a bus phase mismatch can be used to terminate a data transfer. If the  $\overline{C}/D$ ,  $\overline{I}/O$ , and  $\overline{MSG}$  lines fail to match the corresponding bits in the Target Command Register, it will prevent recognition of  $\overline{REQ}$ , and will disable the SCSI data and parity output drivers. Also, when  $\overline{REQ}$  becomes active, an interrupt will be generated. Because  $\overline{REQ}$  is not recognized, the effect is to stop the DMA transfer, although the state machine does not return to idle until either DMAMODE is reset or a valid  $\overline{EOP}$  is received.

One caution should be observed when using phase changes to end DMA transfers: While this method does not require the initiator to keep a transfer counter, it depends on the target causing a phase change between any two consecutive information transfer phases. Since this is not required by the protocol, it must be guaranteed by the target software. Otherwise the target may begin a new information transfer without the initiator recognizing the boundary between the two.

#### ARBITRATION

The L5380/53C80 contains on-chip hardware to assist in arbitrating for the SCSI bus. This arbitration logic cooperates with the host firmware to effect SCSI arbitration, as described in the following paragraphs:

The SCSI arbitration timeline begins with detection of a bus free condition at time to. Bus free is defined as  $\overline{BSY}$ and SEL inactive for at least a bus settle delay (400 ns). Following the bus settle delay, the SCSI device must wait an additional bus free delay of 800 ns, for a total of 1200 ns after to, prior to driving any signal. Thus a minimum of 1200 ns must elapse from initial deassertion of BSY to the beginning of an arbitration attempt. A final constraint is that arbitration may not begin if more than a bus set delay (1800 ns) has elapsed since BSY became active (arbitration began), corresponding to 2200 ns after to.

The CPU indicates a desire to arbitrate by setting the Arbitrate bit (R2 bit 0). When Arbitrate is set, the L5380/53C80 will monitor the state of BSY and SEL to detect a bus free condition. The actual implementation uses an internal delay line to provide a time reference for detection of a bus free condition. This delay is nominally 800 ns during which BSY and SEL must be inactive. This time represents the center of the window between the Bus Settle Delay (400 ns)

and the Bus Free Delay (400 + 800 = 1200 ns). When Bus Free is detected, the L5380/53C80 waits for an additional time of nominally 900 ns (1700 ns nominal since to) and asserts BSY and the contents of the Output Data Register. This time represents the center of the 1200 ns–2200 ns window between the earliest and latest legal arbitration attempt. Since the actual delays are process and temperature dependent, they will vary in practice, but will always remain well within the specified limits.

Once arbitration has begun (BSY and the Output Data Register asserted,) the Arbitration In Progress bit (R1 bit 6) will be set, allowing the CPU to detect the fact that arbitration has begun. The CPU should then wait one arbitration delay (2.2 µs) before reading the bus to determine whether arbitration has been won or lost. The Lost Arbitration bit (R2 bit 7) will be active if the L5380/53C80 has detected SEL active on the SCSI bus, indicating that another SCSI device has declared itself the winner of the arbitration. SEL active also disables the SCSI output drivers, allowing the winning arbitrator to proceed with its transfer.

#### **BUG FIXES/ENHANCMENTS**

The NCR5380 and the Am5380 have some architectural bugs, both published and unpublished. The **LOGIC Devices L5380/53C80** was designed to eliminate these bugs while maintaining pin and architectural compatibility. A list of these errors along with solutions implemented in the L5380/53C80 is itemized below.

1. When executing blockmode DMA send operations, the READY signal is intended to insert memory wait states as a mechanism to throttle data transfer, with the DMA controller in a free-running loop. The NCR/Am5380 erroneously allows the contents of the Output Data Register to be overwritten by subsequent bytes prior to acknowledgment of the

#### **SCSI Bus Controller**

current byte by the SCSI receiver. This causes loss of data when operating in blockmode if the sender's DMA cycle is faster than the receiver's.

- 2. Assertion of  $\overline{\text{EOP}}$  during blockmode DMA transfers fails to cause assertion of READY in the NCR/Am5380. This may prevent the CPU from becoming bus master and can result in lockup of the CPU bus in a not-ready state. In block DMA send mode when  $\overline{\text{EOP}}$  is received, the L5380/53C80 reasserts READY immediately after transmitting the final byte. For receive mode, READY is asserted immediately.
- 3. When a valid  $\overline{\text{EOP}}$  is detected, the NCR/Am5380 prevents assertion of additional DRQ's, but continues to respond to SCSI handshakes. This means that additional data transmitted without phase change may be lost. The L5380/53C80, like the NCR/Am5380 remains in DMAMODE after an  $\overline{\text{EOP}}$ . However, the internal state machine returns to an idle condition and does not respond to additional SCSI handshake attempts until another data transfer is explicitly initiated.

- 4. When operating as an initiator in DMAMODE, the NCR/Am5380 leaves ACK asserted after receipt of a valid EOP, requiring the CPU to deassert it. When a valid EOP is detected, the L5380/53C80 deasserts ACK properly.
- 5. If the NCR/Am5380 is not terminated on the SCSI side, the floating RST pin will cause spurious interrupts. The L5380/53C80 contains internal high value pullups to set unterminated SCSI pins to the inactive state.
- 6. During DMA send operations, when a valid  $\overline{EOP}$  signal is received by the NCR/Am5380, no convenient indication exists to indicate that the last byte of data (loaded simultaneously with  $\overline{EOP}$ ) has in fact been successfully transmitted. The L5380/53C80 provides Last Byte status bit mapped to bit 7 of the Target Command Register. This bit will be set after a valid  $\overline{EOP}$  has occurred, and the final byte has been transmitted successfully.
- 7. During the reselection phase, the NCR/AM5380 may reset the reselection interrupt if the contents of the Target Command Register do not match the current SCSI bus phase. The L5380/53C80 does not spuriously reset this interrupt.

- 8. In the NCR/Am5380, the phase mismatch interrupt is captured in an edge triggered fashion on the active edge of REQ. During reselection, this interrupt might not be generated even though a phase change has occurred. The reason for this is as follows:
- The initiator DMAMODE bit must be set in order to receive a phase-match interrupt.
- However, the DMAMODE bit cannot be set unless BSY is active.
- BSY will be driven active by the target only after the relesection has occurred.
- Once BSY has been asserted by the target, it may then assert REQ before the initiator has set the DMAMODE bit, and the initiator will then fail to generate an interrupt.

The L5380/53C80 interrupt latch will be set if a phase mismatch condition exists when the later of REQ or DMAMODE become active. In this way, the mismatch will always be detected, even if the target asserts REQ before the initiator sets DMAMODE.



## **SCSI Bus Controller**

| Storage temperature                       | 65°C to +150°C       |
|-------------------------------------------|----------------------|
| VCC supply voltage with respect to ground |                      |
| Output voltage                            | 0.0 V to <b>V</b> CC |
| nput voltage                              | 0.0 V to +5.5 V      |
| OL Low Level Output Current (SCSI Bus)    | 48 mA                |
| IOL Low Level Output Current (other pins) | 8 mA                 |

| OPERATING CONDITIONS To meet spec | rified electrical and switching characte | ristics                       |  |
|-----------------------------------|------------------------------------------|-------------------------------|--|
| Mode                              | Temperature Range (Ambient)              | Supply Voltage                |  |
| Active Operation, Commercial      | 0°C to +70°C                             | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V |  |

| ELECTRI     | CAL CHARACTERISTICS C            | Over Operating Conditions                                                   |     | 44.2 |             |      |
|-------------|----------------------------------|-----------------------------------------------------------------------------|-----|------|-------------|------|
| Symbol      | Parameter                        | Test Condition                                                              | Min | Тур  | Max         | Unit |
| <b>V</b> IL | Input Low Voltage                |                                                                             | 0.0 |      | 0.8         | V    |
| <b>V</b> IH | Input High Voltage               |                                                                             | 2.0 |      | <b>V</b> CC | V    |
| <b>V</b> OL | Output Low Voltage<br>(SCSI bus) | VCC = Min, IOL = 48 mA                                                      |     |      | 0.5         | ٧    |
| <b>V</b> OL | Output Low Voltage (other pins)  | VCC = Min, IOL = 8 mA                                                       |     |      | 0.5         | V    |
| <b>V</b> OH | Output High Voltage (other pins) | VCC = Min, IOH = -4 mA                                                      | 3.5 |      |             | ٧    |
| lin         | Input Current*                   | Vcc = Max, Vin = 0 - Vcc (SCSI bus)                                         |     |      | 65          | μА   |
| IIN         | Input Current*                   | VCC = Max, VIN = 0 - VCC (other pins)                                       |     |      | 20          | μА   |
| Icc         | Supply Current                   | VCC = Max, VIH = 2.4,<br>VIL = 0.4, 4 MHz cycle,<br>No Load, No Termination |     | 10   | 20          | mA   |
| Icc         | Supply Current<br>Quiescent      | Same as above, inputs stable                                                |     |      | 1.5         | mA   |

<sup>\*</sup>Not tested at low temperature extreme.

## **SCSI Bus Controller**



#### **SWITCHING CHARACTERISTICS**

| ARBITR. | ATION TIMING (ns — except where noted)                                  |        |         |
|---------|-------------------------------------------------------------------------|--------|---------|
|         |                                                                         | L5380/ | 53C80-  |
|         |                                                                         | Comn   | nercial |
| Symbol  | Parameter                                                               | Min    | Max     |
| T1      | BSY False Duration to Detect Bus Free Condition                         | 0.4 μs | 1.2 μs  |
| T2      | SCSI Bus Clear (High Z) from BSY False                                  |        | 1.2 μs  |
| Т3      | Arbitrate (BSY and SCSI ID Asserted) from BSY False (Bus Free Detected) | 1.2 μs | 2.2 μs  |
| T4      | SCSI Bus Clear (High Z) from SEL True (Lost Arbitration)                |        | 60      |





### **SCSI Bus Controller**

| CPU W  | RITE CYCLE TIMING (ns)                |       |            |             |     |  |  |
|--------|---------------------------------------|-------|------------|-------------|-----|--|--|
|        |                                       |       | Commercial |             |     |  |  |
|        |                                       | 2 Mby | /tes/sec   | 4 Mbytes/se |     |  |  |
| Symbol | Parameter                             | Min   | Max        | Min         | Max |  |  |
| T1     | Address Setup to Write Enable         | 10    |            | 5           |     |  |  |
| T2     | Address Hold from End of Write Enable | 5     |            | 5           |     |  |  |
| ТЗ     | Width of Write Enable                 | 40    |            | 20          |     |  |  |
| T4     | Data Setup to End of Write Enable     | 20    |            | 5           |     |  |  |
| T5     | Data Hold from End of Write Enable    | 10    |            | 5           |     |  |  |



| CPU R  | EAD CYCLE TIMING (ns)                |        |        |         |         |
|--------|--------------------------------------|--------|--------|---------|---------|
|        |                                      |        | Comn   | nercial |         |
|        |                                      | 2 Mbyt | es/sec | 4 Mby   | tes/sec |
| Symbol | Parameter                            | Min    | Max    | Min     | Max     |
| T1     | Address Setup to Read Enable         | 10     |        | 5       |         |
| T2     | Address Hold from End of Read Enable | 5      |        | 5       |         |
| Т3     | Data Access Time from Read Enable    |        | 50     |         | 30      |



## **SCSI Bus Controller**

|        |                                                                                              |       | Comm    | ercial |         |
|--------|----------------------------------------------------------------------------------------------|-------|---------|--------|---------|
|        |                                                                                              | 2 Mby | tes/sec | 4 Mby  | tes/sec |
| Symbol | Parameter                                                                                    | Min   | Max     | Min    | Max     |
|        | The following apply for all DMA Modes                                                        | *     |         |        |         |
| T1     | DRQ False from Write Enable (concurrence of IOW and DACK)                                    |       | 60      |        | 30      |
| T2     | Width of Write Enable (concurrence of $\overline{\text{IOW}}$ and $\overline{\text{DACK}}$ ) | 60    |         | 20     |         |
| T4     | Data Setup to End of Write Enable                                                            | 20    |         | 5      |         |
| T5     | Data Hold from End of Write Enable                                                           | 15    |         | 5      |         |
| T6     | Concurrent Width of EOP, IOW, and DACK                                                       | 50    |         | 20     |         |
| Т9     | REQ False to ACK False                                                                       |       | 90      |        | 45      |
| T13    | End of Write Enable to Valid SCSI Data                                                       |       | 65      |        | 45      |
| T14    | SCSI Data Setup Time to ACK True                                                             | 60    |         | 65     |         |
|        | The following apply for Normal DMA Mode only                                                 |       |         |        |         |
| T7     | REQ False to DRQ True                                                                        |       | 60      |        | 30      |
| T8     | DACK False to ACK True (REQ True)                                                            |       | 185     |        | 165     |
| T10    | REQ True to ACK True (DACK False)                                                            |       | 70      |        | 35      |
|        | The following apply for Blockmode DMA only                                                   |       |         |        |         |
| ТЗ     | IOW Recovery Time                                                                            | 40    |         | 20     |         |
| T8     | IOW False to ACK True (REQ True)                                                             |       | 185     |        | 165     |
| T10    | REQ True to ACK True (IOW False)                                                             |       | 70      |        | 35      |
| T11    | REQ False to READY True                                                                      |       | 60      |        | 30      |
| T12    | IOW False to READY False                                                                     |       | 70      |        | 35      |





## **SCSI Bus Controller**

| DMA F      | READ INITIATOR RECEIVE TIMING (ns)                |        |              |         |         |
|------------|---------------------------------------------------|--------|--------------|---------|---------|
|            |                                                   |        | Comn         | nercial |         |
|            |                                                   | 2 Mbyt | 2 Mbytes/sec |         | tes/sec |
| Symbol     | Parameter                                         | Min    | Max          | Min     | Max     |
|            | The following apply for all DMA Modes             |        | <del></del>  |         | ,       |
| T1         | DRQ False from Concurrence of IOR and DACK        |        | 60           |         | 30      |
| Т3         | Data Access Time from Concurrence of IOR and DACK |        | 60           |         | 20      |
| T4         | Concurrent Width of EOP, IOR, and DACK            | 50     |              | 20      |         |
| <b>T</b> 7 | REQ True to ACK True                              |        | 70           |         | 35      |
| T12        | SCSI Data Setup Time to REQ True                  | 20     |              | 5       |         |
| T13*       | SCSI Data Hold Time from REQ True                 | 15     |              | 10      |         |
|            | The following apply for Normal DMA Mode only      |        |              |         |         |
| T5         | REQ True to DRQ True                              |        | 60           |         | 30      |
| Т6         | DACK False to ACK False (REQ False)               |        | 90           |         | 55      |
| T8         | REQ False to ACK False (DACK False)               |        | 80           |         | 55      |
|            | The following apply for Blockmode DMA only        |        |              |         |         |
| T2         | IOR Recovery Time                                 | 40     |              | 20      |         |
| T6         | IOR False to ACK False (REQ False)                |        | 90           |         | 45      |
| T8         | REQ False to ACK False (IOR False)                |        | 80           |         | 45      |
| T9         | REQ True to READY True                            |        | 60           |         | 30      |
| T10        | READY True to CPU Data Valid                      |        | 15           |         | 15      |
| T11        | IOR False to READY False                          |        | 70           |         | 35      |



\*Data must be held on the SCSI bus until ACK becomes True

= Peripheral Products

## **SCSI Bus Controller**

|             | VRITE TARGET SEND TIMING (ns)                             | T     | Comn    | nercial |         |
|-------------|-----------------------------------------------------------|-------|---------|---------|---------|
|             |                                                           | 2 Mbv | tes/sec |         | tes/sec |
| Symbol      | Parameter                                                 | Min   | Max     | Min     | Max     |
| <del></del> | The following apply for all DMA Modes                     |       |         |         |         |
| T1          | DRQ False from Write Enable (concurrence of IOW and DACK) |       | 60      |         | 30      |
| T2          | Width of Write Enable (concurrence of IOW and DACK)       | 60    |         | 20      |         |
| T4          | Data Setup to End of Write Enable                         | 20    |         | 5       |         |
| T5          | Data Hold from End of Write Enable                        | 15    |         | 5       |         |
| Т6          | Concurrent Width of EOP, IOW, and DACK                    | 50    |         | 20      |         |
| Т9          | ACK True to REQ False                                     |       | 90      |         | 45      |
| T13         | End of Write Enable to Valid SCSI Data                    |       | 60      |         | 45      |
| T14         | SCSI Data Setup Time to REQ True                          | 60    |         | 65      |         |
|             | The following apply for Normal DMA Mode only              | ,     |         |         |         |
| T7          | ACK True to DRQ True                                      |       | 60      |         | 30      |
| T8          | DACK False to REQ True (ACK False)                        |       | 185     |         | 165     |
| T10         | ACK False to REQ True (DACK False)                        |       | 70      |         | 35      |
|             | The following apply for Blockmode DMA only                |       |         |         |         |
| ТЗ          | IOW Recovery Time                                         | 40    |         | 20      |         |
| T8          | IOW False to REQ True (ACK False)                         |       | 185     |         | 165     |
| T10         | ACK False to REQ True (IOW False)                         |       | 70      |         | 35      |
| T11         | ACK True to READY True                                    |       | 60      |         | 30      |
| T12         | IOW False to READY False                                  |       | 70      |         | 35      |



6-22



## **SCSI Bus Controller**

| DMA F  | READ TARGET RECEIVE TIMING (ns)                   | and the second second second |              |     |         |  |  |
|--------|---------------------------------------------------|------------------------------|--------------|-----|---------|--|--|
|        |                                                   |                              | Commercial   |     |         |  |  |
|        |                                                   | 2 Mby                        | 2 Mbytes/sec |     | tes/sec |  |  |
| Symbol | Parameter                                         | Min                          | Max          | Min | Max     |  |  |
|        | The following apply for all DMA N                 | lodes                        |              |     |         |  |  |
| T1     | DRQ False from Concurrence of IOR and DACK        |                              | 60           |     | 30      |  |  |
| Т3     | Data Access Time from Concurrence of IOR and DACK |                              | 60           |     | 20      |  |  |
| T4     | Concurrent Width of EOP, IOR, and DACK            | 50                           |              | 20  |         |  |  |
| T7     | ACK True to REQ False                             | 70                           |              | 45  |         |  |  |
| T12    | SCSI Data Setup Time to ACK True                  | 20                           |              | 10  |         |  |  |
| T13*   | SCSI Data Hold Time from ACK True                 | 15                           |              | 10  |         |  |  |
|        | The following apply for Normal DMA I              | Mode only                    |              |     |         |  |  |
| T5     | ACK True to DRQ True                              |                              | 60           |     | 30      |  |  |
| T6     | DACK False to REQ True (ACK False)                |                              | 90           |     | 45      |  |  |
| T8     | ACK False to REQ True (DACK False)                |                              | 80           |     | 45      |  |  |
|        | The following apply for Blockmode [               | DMA only                     |              |     |         |  |  |
| T2     | IOR Recovery Time                                 | 40                           |              | 20  |         |  |  |
| T6     | IOR False to REQ True (ACK False)                 |                              | 90           |     | 45      |  |  |
| T8     | ACK False to REQ True (IOR False)                 |                              | 80           |     | 45      |  |  |
| Т9     | ACK True to READY True                            |                              | 60           |     | 30      |  |  |
| T10    | READY True to CPU Data Valid                      |                              | 15           |     | 15      |  |  |
| T11    | IOR False to READY False                          |                              | 70           |     | 35      |  |  |



\*Data must be held on the SCSI bus until REQ becomes False

= Peripheral Products

### **SCSI Bus Controller**

#### NOTES

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at -0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of -0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA.
- 4. Actual test conditions may vary from those designated but operation is guaranteed as specified.
- 5. Supply current for a given application can be accurately approximated by:

| N | CV <sup>2</sup> | F |
|---|-----------------|---|
|   | 1               |   |

where

N = total number of device outputs

C = capacitive load per output

V = supply voltage F = clock frequency

- 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate.
- 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load.
- 8. These parameters are guaranteed but not 100% tested.

9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tena/tdis test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. For tENABLE and tDISABLE measurements, the load current is increased to 10 mA to reduce the RC delay component of the measurement.

This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended:

- a. A  $0.1\,\mu F$  ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common.
- b. Ground and **V**CC supply planes must be brought directly to the DUT socket or contactor fingers.
- c. Input voltages should be adjusted to compensate for inductive ground and **V**CC noise to maintain required DUT input levels relative to the DUT ground pin.
- 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from

the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 11. Transition is measured ±200 mV from steady-state voltage with specified loading.
- 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.









### **SCSI Bus Controller**



| Speed | Plastic DIP<br>(P3)                 | Plastic J-Lead Chip Carrier<br>(J1) |
|-------|-------------------------------------|-------------------------------------|
|       | 0°C to +70°C — COMMERCIAL SCREENING |                                     |
| 4     | L5380PC4                            | L5380JC4                            |
| 2     | L5380PC2                            | L5380JC2                            |
|       |                                     |                                     |
|       |                                     |                                     |
|       |                                     |                                     |

6-25

06/23/95-LDS.5380-G



## **SCSI Bus Controller**



| Speed | Plastic DIP<br>(P5)   | Sidebraze Hermetic DIP<br>(D5) | Plastic J-Lead Chip Carrier<br>(J1) |
|-------|-----------------------|--------------------------------|-------------------------------------|
|       | 0°C to +70°C — COMMER | RCIAL SCREENING                |                                     |
| 4     | L53C80PC4             | L53C80DC4                      | L53C80JC4                           |
| 2     | L53C80PC2             | L53C80DC2                      | L53C80JC2                           |
|       |                       |                                |                                     |
|       |                       |                                |                                     |
| 1     |                       |                                |                                     |

6-26



| Ordering Information                             |   |
|--------------------------------------------------|---|
| Video Imaging Products                           | 2 |
| netic Logic Units & Special Arithmetic Functions | 3 |

Multipliers & Multiplier-Accumulators

Register Products

**Peripheral Products** 

**FIFO Products** 

Quality and Reliability

Technology and Design Features

Package Information

Product Listing

Sales Offices



# FIFO Products

| FIFO Produc | ets                   | 7-1 |
|-------------|-----------------------|-----|
| L8C201      | 512 x 9, Asynchronous |     |
| L8C202      | 1K x 9, Asynchronous  |     |
| L8C203      | 2K x 9, Asynchronous  |     |
| L8C204      | 4K x 9, Asynchronous  |     |
| L8C211      | 512 x 9, Synchronous  |     |
| L8C221      | 1K x 9, Synchronous   |     |
| L8C231      | 2K x 9, Synchronous   |     |
| L8C241      | 4K x 9, Synchronous   |     |





# L8C201/202/203/204 512/1K/2K/4K x 9-bit Asynchronous FIFO

#### **FEATURES**

- ☐ First-In/First-Out (FIFO) using Dual-Port Memory
- ☐ Advanced CMOS Technology
- ☐ High Speed to 10 ns Access Time
- ☐ Asynchronous and Simultaneous Read and Write
- ☐ Fully Expandable by both Word Depth and/or Bit Width
- ☐ Empty and Full Warning Flags
- ☐ Half-Full Flag Capability
- ☐ Auto Retransmit Capability
- ☐ Plug Compatible with IDT720x, Cypress CY7C4x, and Samsung KM75C0x
- ☐ Package Styles Available:
  - 28-pin Plastic DIP
  - 32-pin Plastic LCC

#### DESCRIPTION

The L8C201, L8C202, L8C203, and L8C204 are dual-port First-In/First-Out (FIFO) memories. The FIFO memory products are organized as:

L8C201 - 512 x 9-bit

L8C202 — 1024 x 9-bit

L8C203 — 2048 x 9-bit

L8C204 — 4096 x 9-bit

Each device utilizes a special algorithm that loads and empties data on a first-in/first-out basis. Full and Empty flags are provided to prevent data overflow and underflow. Three additional pins are also provided to allow for unlimited expansion in both word size and depth. Depth Expansion does not result in a flow-through penalty. Multiple devices are connected with the data and control signals in parallel. The active device is determined by the Expansion In  $(\overline{XI})$  and Expansion Out  $(\overline{XO})$  signals which are daisy chained from device to device.

The read and write operations are internally sequential through the use of ring pointers. No address information is required to load and unload data. The write operation occurs when the Write  $(\overline{W})$  signal is LOW. Read occurs when Read  $(\overline{R})$  goes LOW. The nine data outputs go to the high impedance state when R is HIGH. Retransmit (RT) capability allows for reset of the read pointer when  $\overline{RT}$  is pulsed LOW, allowing for retransmission of data from the beginning. Read Enable  $(\overline{R})$  and Write Enable  $(\overline{W})$  must both be HIGH during a retransmit cycle, and then  $\overline{R}$ is used to access the data. A Half-Full (HF) output flag is available in the single device and width expansion modes. In the depth expansion configuration, this pin provides the Expansion Out  $(\overline{XO})$  information which is used to tell the next FIFO that it will be activated.

These FIFOs are designed to have the fastest data access possible. Even in lower cycle time applications, faster access time can eliminate timing bottlenecks as well as leave enough margin to allow the use of the devices without external bus drivers.

The FIFOs are designed for those applications requiring asychronous and simultaneous read/writes in multiprocessing and rate buffer applications.



## 512/1K/2K/4K x 9-bit Asynchronous FIFO

#### SIGNAL DEFINITIONS

#### Inputs

 $\overline{RS}$  — Reset

Reset is accomplished whenever the Reset ( $\overline{RS}$ ) input is taken to a LOW state. During reset, both internal read and write pointers are set to the first location. A reset is required after power-up before a write operation can take place. Both the Read Enable ( $\overline{R}$ ) and Write Enable ( $\overline{W}$ ) inputs must be in the HIGH state during the window shown (i.e., tWHSH before the rising edge of  $\overline{RS}$ ) and should not change until tSHWL after the rising edge of  $\overline{RS}$ . Hall-Full Flag ( $\overline{HF}$ ) will be reset to high after Reset ( $\overline{RS}$ ).

#### W — Write Enable

A write cycle is initiated on the falling edge of this input if the Full Flag ( $\overline{FF}$ ) is not set. Data setup and hold time must be adhered to with respect to the rising edge of the Write Enable ( $\overline{W}$ ). Data is stored in the RAM array sequentially and independently of any on-going read operation.

To prevent data overflow, the Full Flag (FF) will go LOW, inhibiting further write operations. Upon the completion of a valid read operation, the Full Flag (FF) will go HIGH after tRHFH, allowing a valid write to begin. When the FIFO is full, the internal write pointer is blocked from  $\overline{W}$ , so external changes in  $\overline{W}$  will not affect the FIFO when it is full.

#### R — Read Enable

A read cycle is initiated on the falling edge of the Read Enable  $(\overline{R})$  provided the Empty Flag  $(\overline{EF})$  is not set. The data is accessed on a First-In/First-Out basis, independent of any ongoing write operation. After Read Enable  $(\overline{R})$  goes HIGH, the Data Outputs (D8-0) will return to a high impedance condition until the next read operation. When all the data has been read from the FIFO, the Empty Flag  $(\overline{EF})$  will go LOW, allowing the

"final" read cycle but inhibiting further read operations with the data outputs remaining in a high impedance state. Once a valid write operating has been accomplished, the Empty Flag ( $\overline{\text{EF}}$ ) will go HIGH after tWHEH and a valid read can then begin. When the FIFO is empty, the internal read pointer is blocked from  $\overline{R}$  so external changes in  $\overline{R}$  will not affect the FIFO.

#### FL/RT — First Load/Retransmit

This is a dual-purpose input. In the Depth Expansion Mode, this pin is grounded to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by grounding the Expansion In  $(\overline{\text{XI}})$ .

The FIFOs can be made to retransmit data when the Retransmit Enable control (RT) input is pulsed LOW. A retransmit operation will set the internal read pointer to the first location and will not affect the write pointer. Read Enable ( $\overline{R}$ ) and Write Enable ( $\overline{W}$ ) must be in the HIGH state during retransmit. This feature is useful when less than the full memory has been written between resets. Retransmit will affect the Half-Full Flag (HF), depending on the relative locations of the read and write pointers. The retransmit feature is not compatible with the Depth Expansion Mode.

#### XI — Expansion In

This input is a dual-purpose pin. Expansion In  $(\overline{XI})$  is grounded to indicate an operation in the single device mode. Expansion In  $(\overline{XI})$  is connected to Expansion Out  $(\overline{XO})$  of the previous device in the Depth Expansion or Daisy Chain Mode.

#### D8-0 — Data Input

Data input signals for 9-bit wide data. Data has setup and hold time requirements with respect to the rising edge of  $\overline{W}$ .

#### Outputs

FF — Full Flag

The Full Flag (FF) will go LOW, inhibiting further write operations, indicating that the device is full. If the read pointer is not moved after Reset (RS), the Full Flag (FF) will go LOW after 512 writes for the L8C201, 1024 writes for the L8C202, 2048 writes for the L8C203, and 4096 writes for the L8C204.

#### EF — Empty Flag

The Empty Flag (EF) will go LOW, inhibiting further read operations, when the read pointer is equal to the write pointer, indicating that the device is empty.

#### $\overline{XO}/\overline{HF}$ — Expansion Out/Half-Full Flag

This is a dual-purpose output. In the Single Device Mode, when Expansion In (XI) is grounded, this output acts as an indication of a half-full memory.

After half of the memory is filled and at the falling edge of the next write operation, the Half-Full Flag (HF) will be set to LOW and will remain set until the difference between the write pointer and read pointer is less than or equal to one-half of the total memory of the device. The Half-Full Flag (HF) is then deasserted by the rising edge of the read operation.

In the Depth Expansion Mode, Expansion In  $(\overline{XI})$  is connected to Expansion Out  $(\overline{XO})$  of the previous device. This output acts as a signal to the next device in the daisy chain by providing a pulse to the next device when the previous device reaches the last location of memory.

#### *Q8-0* — *Data Output*

Data outputs for 9-bit wide data. This data is in a high impedance condition whenever Read Enable  $(\overline{R})$  is in a HIGH state or the device is empty.



## 512/1K/2K/4K x 9-bit Asynchronous FIFO

#### **OPERATING MODES**

Single Device Mode

A single FIFO may be used when the application requirements are for the number of words in a single device. The FIFOs are in a Single Device Configuration when the Expansion In  $(\overline{XI})$  control input is grounded. In this mode the Half-Full Flag  $(\overline{HF})$ , which is an active-low output, is the active function of the combination pin  $\overline{XO}/\overline{HF}$ .

#### Width Expansion Mode

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags (EF, FF, and HF) can be detected from any one device. Any word width can be attained by adding additional FIFOs. Flag detection is accomplished by monitoring the FF, EF, and HF signals on either (any) device used in the width expansion configuration. **Do not connect any output signals together.** 

#### Depth Expansion (Daisy Chain) Mode

The FIFOs can easily be adapted to applications where the requirements are for greater than the number of words in a single device. Any depth can be attained by adding additional FIFOs. The FIFOs operates in the Depth Expansion configuration when the following conditions are met:

- The first device must be designated by grounding the First Load (FL) control input.
- 2. All other devices must have  $\overline{FL}$  in the HIGH state.
- The Expansion Out (XO) pin of each device must be tied to the Expansion In (XI) pin of the next device with the last device connecting back to the first.

- 4. External logic is needed to generate a composite Full Flag (FF) and Empty Flag (EF). This requires the ORing of all EFs and ORing of all FFs (i.e., all must be set to generate the correct composite FF or EF).
- The Retransmit (RT) function and Half-Full Flag (HF) are not available in the Depth Expansion Mode.

#### Bidirectional Mode

Applications which require data buffering between two systems (each system capable of read and write operations) can be achieved by pairing FIFOs. Care must be taken to assure that the appropriate flag is monitored by each system (i.e.,  $\overline{FF}$  is monitored on the device when  $\overline{W}$  is used;  $\overline{EF}$  is monitored on the device when  $\overline{R}$  is used). Both Depth Expansion and Width Expansion may be used in this mode.

#### Data Flow-Through Modes

Two types of flow-through modes are permitted: a read flow-through and write flow-through mode. For the read flow-through mode, the FIFO permits the reading of a single word after writing one word data into an empty FIFO. The data is enabled on the bus in (tWHEH + tRLQV) ns after the rising edge of  $\overline{W}$ , called the first write edge, and it remains on the bus until the R line is raised from LOW-to-HIGH, after which the bus would go into a three-state mode after (tAHQZ) ns. The EF line would have a pulse showing temporary de-assertion and then would be asserted. During the period of time that  $\overline{R}$  is LOW, more words can be written to the FIFO (the subsequent writes after the first writeedge will de-assert the Empty Flag). However, the same word (written on the first write-edge) presented to the output bus as the read pointer, would

not be incremented when  $\overline{R}$  is LOW. On toggling  $\overline{R}$ , the other words that are written to the FIFO will appear on the output bus as in the read cycle timings.

In the write flow-through mode, the FIFO permits the writing of a single word of data immediately after reading one word of data from a full FIFO. The  $\overline{R}$  line causes the  $\overline{FF}$  to be de-asserted but the  $\overline{W}$  line, being LOW, causes it to be asserted again in anticipation of a new data word. On the rising edge of  $\overline{W}$ , the new word is loaded in the FIFO. The  $\overline{W}$  line must be toggled when FF is not asserted to write new data in the FIFO and to increment the write pointer. The user must be aware that there is no minimum value for tRLEL and tWLFL. These pulses may be slightly different during some operating conditions and lot variations.



| MAXIMUM RATINGS Above which useful life may be impaired (Notes 1, 2) |                  |
|----------------------------------------------------------------------|------------------|
| Storage temperature                                                  | 65°C to +150°C   |
| Operating ambient temperature                                        | –55°C to +125°C  |
| VCC supply voltage with respect to ground                            | –0.5 V to +7.0 V |
| Input signal with respect to ground                                  | –0.5 V to +7.0 V |
| Signal applied to high impedance output                              | –3.0 V to +7.0 V |
| Output current into low outputs                                      | 25 mA            |

| OPERATING CONDITIONS To meet specified electrical and switching characteristics |                             |                             |  |  |  |  |
|---------------------------------------------------------------------------------|-----------------------------|-----------------------------|--|--|--|--|
| Mode                                                                            | Temperature Range (Ambient) | Supply Voltage              |  |  |  |  |
| Active Operation, Commercial                                                    | 0°C to +70°C                | 4.5 V ≤ <b>V</b> CC ≤ 5.5 V |  |  |  |  |
| Active Operation, Industrial                                                    | -40°C to +85°C              | 4.5 V ≤ <b>V</b> CC ≤ 5.5 V |  |  |  |  |

|              |                           |                                    | L8C20 | 1/202/2 | 03/204              |      |
|--------------|---------------------------|------------------------------------|-------|---------|---------------------|------|
| Symbol       | Parameter                 | Test Condition                     | Min   | Тур     | Max                 | Unit |
| <b>V</b> OH  | Output High Voltage       | VCC = 4.5 V, IOH = -2.0 mA         | 2.4   |         |                     | ٧    |
| <b>V</b> OL  | Output Low Voltage        | Vcc = 4.5 V, IoL = 8.0 mA          |       |         | 0.4                 | V    |
| <b>V</b> iH  | Input High Voltage        |                                    | 2.0   |         | <b>V</b> CC<br>+0.3 | V    |
| <b>V</b> IL  | Input Low Voltage         | (Note 3)                           | -0.5  |         | 0.8                 | V    |
| lix          | Input Leakage Current     | Ground ≤ <b>V</b> IN ≤ <b>V</b> CC | -1    |         | +1                  | μА   |
| loz          | Output Leakage Current    | R ⊕ Vih, GND ≤ Vout ≤ Vcc          | -10   |         | +10                 | μА   |
| ICC2         | Vcc Current, TTL Inactive | All Inputs = ViH MIN (Note 6)      |       |         | 15                  | mA   |
| ICC3         | Vcc Current, CMOS Standby | All Inputs = VCC (Note 12)         |       |         | 5                   | mA   |
| CIN          | Input Capacitance         | Ambient Temp = 25°C, Vcc = 4.5 V   |       |         | 5                   | pF   |
| <b>C</b> OUT | Output Capacitance        | Test Frequency = 1 MHz (Note 9)    |       |         | 7                   | pF   |

|        |                     |                | L8C201/202/203/204- |     |     |     |      |
|--------|---------------------|----------------|---------------------|-----|-----|-----|------|
| Symbol | Parameter           | Test Condition | 25                  | 15  | 12  | 10  | Unit |
| ICC1   | Vcc Current, Active | (Note 5)       | 100                 | 120 | 150 | 180 | mA   |



## 512/1K/2K/4K x 9-bit Asynchronous FIFO

| ASYNC         | HRONOUS AND RESET TIMING (ns)                 |      |     | 1.000 | 04/00 | 0.1000 | 1004  |     |     |
|---------------|-----------------------------------------------|------|-----|-------|-------|--------|-------|-----|-----|
|               |                                               |      |     |       |       |        | /204- |     |     |
|               |                                               | 2    |     | 1     |       |        | 12    |     | 0   |
| Symbol        | Parameter                                     | Min  | Max | Min   | Max   | Min    | Max   | Min | Max |
| <b>t</b> rlrl | Read Cycle Time (MHz)                         | 35   |     | 25    |       | 20     |       | 15  |     |
| <b>t</b> RLQV | Read Low to Output Valid (Access Time)        |      | 25  |       | 15    |        | 12    |     | 10  |
| <b>t</b> RHRL | Read High to Read Low (Notes 8, 9)            | 10   |     | 10    |       | 8      |       | 5   |     |
| <b>t</b> rlrh | Read Low to End of Read Cycle (Notes 8, 9)    | 25   |     | 15    |       | 12     |       | 10  |     |
| <b>t</b> RHQV | Read High to Output Valid                     | 5    |     | 5     |       | 5      |       | 5   |     |
| <b>t</b> RHQZ | Read High to Output High Z (Note 14)          |      | 20  |       | 15    |        | 15    |     | 15  |
| twlwl         | Write Cycle Time (Note 9)                     | 35   |     | 25    |       | 20     |       | 15  |     |
| twlwh         | Write Low to Write High (Notes 8, 9)          | 25   |     | 15    |       | 12     |       | 10  |     |
| twhwl         | Write High to End of Write Cycle (Notes 8, 9) | 10   |     | 10    |       | 8      |       | 5   |     |
| <b>t</b> DVWH | Data Valid to Write High (Notes 8, 9)         | . 15 |     | 10    |       | 8      |       | 8   |     |
| twhdx         | Write High to Data Change (Notes 8, 9)        | 0    |     | 0     |       | 0      |       | 0   |     |
| tslsh         | Reset Cycle Time (Notes 9, 10)                | 25   |     | 15    |       | 12     |       | 10  |     |
| tslwl         | Reset Low to Write Low (Notes 9, 10)          | 35   |     | 25    |       | 20     |       | 15  |     |
| twnsh         | Write High to Reset High (Notes 9, 10)        | 25   |     | 15    |       | 12     |       | 10  |     |
| <b>t</b> RHSH | Read High to Reset High (Notes 9, 10)         | 25   |     | 15    |       | 12     |       | 10  |     |
| <b>t</b> shwl | Reset High to Write Low (Notes 9, 10)         | 10   |     | 10    |       | 8      |       | 5   |     |
| <b>t</b> SLEL | Reset Low to Empty Flag Low                   |      | 25  |       | 15    |        | 12    |     | 10  |
| <b>t</b> SLHH | Reset Low to Half-Full Flag High              |      | 25  |       | 15    |        | 12    |     | 10  |
| <b>t</b> SLFH | Reset Low to Full Flag High                   |      | 25  |       | 15    |        | 12    |     | 10  |







## 512/1K/2K/4K x 9-bit Asynchronous FIFO

| FULL/E        | MPTY FLAG AND RETRANSMIT TIMING (ns)                       |     |     |      |       |       | 17.5   | 100 | 10000 |
|---------------|------------------------------------------------------------|-----|-----|------|-------|-------|--------|-----|-------|
|               |                                                            |     | -   | L8C2 | 01/20 | 2/203 | 3/204- | -   |       |
|               |                                                            | 2   | :5  | 1    | 5     | 1     | 12     | 1   | 0     |
| Symbol        | Parameter                                                  | Min | Max | Min  | Max   | Min   | Max    | Min | Max   |
| <b>t</b> RLQV | Read Low to Output Valid (Access Time)                     |     | 25  |      | 15    |       | 12     |     | 10    |
| <b>t</b> RLEL | Read Low to Empty Flag Low                                 |     | 25  |      | 15    |       | 12     |     | 10    |
| <b>t</b> RHFH | Read High to Full Flag High                                |     | 25  |      | 15    |       | 12     |     | 10    |
| <b>t</b> WHEH | Write High to Empty Flag High                              |     | 25  |      | 15    |       | 12     |     | 10    |
| <b>t</b> WLFL | Write Low to Full Flag Low                                 |     | 25  |      | 15    |       | 12     |     | 10    |
| <b>t</b> TLAL | Retransmit Cycle Time                                      | 35  |     | 25   |       | 20    |        | 15  |       |
| <b>t</b> TLTH | Retransmit Low to End of Retransmit Cycle (Notes 8, 9, 10) | 25  |     | 15   |       | 12    |        | 10  |       |
| <b>t</b> AHTH | Read/Write High to Retransmit High (Notes 8, 9, 10)        | 25  |     | 15   |       | 12    |        | 10  |       |
| <b>t</b> THAL | Retransmit High to Read/Write Low (Note 9)                 | 10  |     | 10   |       | 8     |        | 5   |       |









## 512/1K/2K/4K x 9-bit Asynchronous FIFO

| FULL/H        | ALF-FULL/EMPTY FLAG TIMING (ns)                 |     | erral harris. |      |       | in order | 10.00 |     |     |
|---------------|-------------------------------------------------|-----|---------------|------|-------|----------|-------|-----|-----|
|               |                                                 |     |               | L8C2 | 01/20 | 2/203    | /204- |     |     |
|               |                                                 | 2   | 5             | 1    | 5     | 1        | 2     | 1   | 0   |
| Symbol        | Parameter                                       | Min | Max           | Min  | Max   | Min      | Max   | Min | Max |
| trhfh         | Read High to Full Flag High                     |     | 25            |      | 15    |          | 12    |     | 10  |
| tehrh         | Read Pulse Width After Empty Flag High          | 25  |               | 15   |       | 12       |       | 10  |     |
| trhhh         | Read High to Half-Full Flag High                |     | 25            |      | 15    |          | 12    |     | 10  |
| twheh         | Write High to Empty Flag High                   |     | 25            |      | 15    |          | 12    |     | 10  |
| twlhl         | Write Low to Half-Full Flag Low                 |     | 25            |      | 15    |          | 12    |     | 10  |
| <b>t</b> FHWH | Write Pulse Width After Full Flag High (Note 9) | 25  |               | 15   |       | 12       |       | 10  |     |









## 512/1K/2K/4K x 9-bit Asynchronous FIFO

| EXPAN         | SION TIMING (ns)                                    |     |     |      |        |       |       |     |     |
|---------------|-----------------------------------------------------|-----|-----|------|--------|-------|-------|-----|-----|
|               |                                                     |     |     | L8C2 | 201/20 | 2/203 | /204- |     |     |
|               |                                                     | 2   | 5   | 1    | 5      | 1     | 2     | 1   | 0   |
| Symbol        | Parameter                                           | Min | Max | Min  | Max    | Min   | Max   | Min | Max |
| <b>t</b> ALOL | Read/Write to Expansion Out Low (Note 11)           |     | 25  |      | 15     |       | 12    |     | 12  |
| <b>t</b> AHOH | Read/Write to Expansion Out High (Note 11)          |     | 25  |      | 15     |       | 12    |     | 12  |
| txLXH         | Expansion In Pulse Width (Notes 9, 11)              | 25  |     | 15   |        | 12    |       | 10  |     |
| txHXL         | Expansion In High to Expansion In Low (Notes 9, 11) | 10  |     | 10   |        | 10    |       | 10  |     |
| <b>t</b> ALXL | Read/Write Low to Expansion In Low (Notes 9, 11)    | 15  |     | 12   |        | 8     |       | 8   |     |







## 512/1K/2K/4K x 9-bit Asynchronous FIFO

|               | THROUGH TIMING (ns)                    |     |     | L8C2 | 201/20 | 2/203 | 3/204- |     |     |
|---------------|----------------------------------------|-----|-----|------|--------|-------|--------|-----|-----|
|               |                                        | 2   | 5   | 1    | 5      | -     | 12     | 1   | 0   |
| Symbol        | Parameter                              | Min | Max | Min  | Max    | Min   | Max    | Min | Max |
| <b>t</b> RLEL | Read Low to Empty Flag Low             |     | 25  |      | 15     |       | 12     |     | 10  |
| <b>t</b> EHRH | Read Pulse Width After Empty Flag High | 25  |     | 15   |        | 12    |        | 10  |     |
| twheh         | Write High to Empty Flag High          |     | 25  |      | 15     |       | 12     |     | 10  |
| <b>t</b> RLQV | Read Low to Output Valid               |     | 25  |      | 15     |       | 12     |     | 10  |
| <b>t</b> RHFH | Read High to Full Flag High            |     | 25  |      | 15     |       | 12     |     | 10  |
| twlfl         | Write Low to Full Flag Low             |     | 25  |      | 15     |       | 12     |     | 10  |
| <b>t</b> FHWH | Write Pulse Width After Full Flag High | 25  |     | 15   |        | 12    |        | 10  |     |
| <b>t</b> DVWH | Data Valid to Write High               | 15  |     | 10   |        | 8     |        | 8   |     |
| twhox         | Write High to Data Change              | 0   |     | 0    |        | 0     |        | 0   |     |





## 512/1K/2K/4K x 9-bit Asynchronous FIFO



| TABLE 1. RESET | AND F | RETRA | NSMIT | (SINGLE DEVICE CONFIGURATION | WIDTH EXPANSION MODE) | e Armon |      | - 44 |
|----------------|-------|-------|-------|------------------------------|-----------------------|---------|------|------|
|                | ı     | NPUTS | 3     | INTERNAL                     | LSTATUS               | 0       | UTPU | ΓS   |
| MODE           | RS    | RT    | ΧĪ    | Read Pointer                 | Write Pointer         | EF      | FF   | HF   |
| Reset          | 0     | Х     | 0     | Location Zero                | Location Zero         | 0       | 1    | 1    |
| Retransmit     | 1     | 0     | 0     | Location Zero                | Unchanged             | X       | Х    | Х    |
| Read/Write     | 1     | 1     | 0     | Increment                    | Increment             | X       | Х    | X    |

| TABLE 2. RESET     | AND | FIRST | LOAD | TRUTH TABLE (DEPTH EXPANS | SION/COMPOUND EXPANSION MODE, | )    |      |
|--------------------|-----|-------|------|---------------------------|-------------------------------|------|------|
|                    | ı   | NPUTS | 3    | INTERNA                   | L STATUS                      | OUTI | PUTS |
| MODE               | RS  | RT    | ΧĪ   | Read Pointer              | Write Pointer                 | EF   | FF   |
| Reset First Device | 0   | 0     | (1)  | Location Zero             | Location Zero                 | 0    | 1    |
| Reset All Others   | 0   | 1     | (1)  | Location Zero Disabled    | Location Zero Disabled        | 0    | 1    |
| Read/Write         | 1   | (2)   | (1)  | Х                         | X                             | X    | X    |

<sup>(1)</sup> See Figure 1 (Depth Expansion Block Diagram)

(2) Unchanged



## 512/1K/2K/4K x 9-bit Asynchronous FIFO

#### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability of the tested device.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. This product provides hard clamping of transient undershoot. Input levels below ground will be clamped beginning at –0.6 V. A current in excess of 100 mA is required to reach –2 V. The device can withstand indefinite operation with inputs as low as –3 V subject only to power dissipation and bond wire fusing constraints.
- 4. "Typical" supply current values are not shown but may be approximated. At a VCC of +5.0 V, an ambient temperature of +25°C and with nominal manufacturing parameters, the operating supply currents will be approximately 3/4 or less of the maximum values shown.
- 5. Tested with outputs open and data inputs changing at the specified read and write cycle rate. The device is neither full or empty for the test.
- 6. Tested with outputs open in the worst static input control signal combination (i.e.,  $\overline{W}$ ,  $\overline{R}$ ,  $\overline{XI}$ ,  $\overline{FL}$ , and  $\overline{RS}$ ).
- 7. These parameters are guaranteed but not 100% tested.
- 8. Test conditions assume input transition times of 5 ns or less, reference levels of 1.5 V, output loading for specified IOL and IOH plus 30 pF (Fig. 2a), and input pulse levels of 0 to 3.0 V (Fig. 3).
- 9. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, RLRH is specified as a minimum since the external system must supply at least that much time to meet the worst-case require-

ments of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.

- 10. When cascading devices, the reset pulse width must be increased to equal tSLSH + tSLHH.
- 11. It is not recommended that Logic Devices and other vendor parts be cascaded together. The parts are designed to be pinfor-pin compatible but temperature and voltage compensation may vary from vendor to vendor. Logic Devices can only guarantee the cascading of Logic Devices parts to other Logic Devices parts.
- 12. Tested with output open and  $\overline{RS} = \overline{FL} = \overline{XI} = \overline{R} = \overline{W} = \mathbf{V}CC$ .
- 13. At any given temperature and voltage condition, output disable time is less than output enable time for any given device.
- 14. Transition is measured  $\pm 200$  mV from steady state voltage with specified loading in Fig. 2b. This parameter is sampled and not 100% tested.
- 15. This product is a very high speed device and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the VCC and ground planes directly up to the contactor fingers. A 0.01  $\mu$ F high frequency capacitor is also required between VCC and ground. To avoid signal reflections, proper terminations must be used.









|                      | 00 min 0 00 mide                                                                                                                              | 20 min 0.6" wide                                        |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
|                      | 28-pin — 0.3" wide    W                                                                                                                       | 28-pin — 0.6" wide    W                                 |
| - 1                  |                                                                                                                                               |                                                         |
| ed                   | Plastic DIP (P10)  0°C to +70°C — COMMERCIAL SCREENING                                                                                        | Plastic DIP (P9)                                        |
| ed<br>ns             |                                                                                                                                               |                                                         |
|                      | (P10)  0°C to +70°C — COMMERCIAL SCREENING                                                                                                    | (P9)                                                    |
| ns<br>ns             | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C201PC25  L8C201PC15  L8C201PC12                                                                | L8C201NC25<br>L8C201NC15<br>L8C201NC12                  |
| าธ                   | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C201PC25 L8C201PC15                                                                             | L8C201NC25<br>L8C201NC15                                |
| ns<br>ns             | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C201PC25  L8C201PC15  L8C201PC12                                                                | L8C201NC25<br>L8C201NC15<br>L8C201NC15                  |
| ns<br>ns<br>ns<br>ns | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C201PC25  L8C201PC15  L8C201PC12  L8C201PC10                                                    | L8C201NC25<br>L8C201NC15<br>L8C201NC15                  |
| ns<br>ns<br>ns<br>ns | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C201PC25  L8C201PC15  L8C201PC12  L8C201PC10  -40°C to +85°C — COMMERCIAL SCREENING             | L8C201NC25 L8C201NC15 L8C201NC12 L8C201NC10             |
| ns<br>ns             | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C201PC25  L8C201PC15  L8C201PC12  L8C201PC10  -40°C to +85°C — COMMERCIAL SCREENING  L8C201PI25 | L8C201NC25 L8C201NC15 L8C201NC12 L8C201NC10  L8C201NC10 |



12 ns

10 ns

L8C201JI12

L8C201JI10





| P                        | L8C202 — ORDERING INFORMATION                                                       |                                                     |
|--------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------|
|                          | 28-pin — 0.3" wide                                                                  | 28-pin — 0.6" wide                                  |
|                          | W                                                                                   | W                                                   |
| eed                      | Plastic DIP<br>(P10)                                                                | Plastic DIP<br>(P9)                                 |
|                          | 0°C to +70°C — COMMERCIAL SCREENING                                                 |                                                     |
| s ns                     | L8C202PC25                                                                          | L8C202NC25                                          |
| , ,,,,,                  | L00000DC45                                                                          | L8C202NC15                                          |
| ns                       | L8C202PC15                                                                          |                                                     |
|                          | L8C202PC12                                                                          | L8C202NC12                                          |
| 5 ns                     |                                                                                     |                                                     |
| ns<br>ns                 | L8C202PC12                                                                          | L8C202NC12<br>L8C202NC10                            |
| ns<br>ns                 | L8C202PC12<br>L8C202PC10                                                            | L8C202NC12<br>L8C202NC10                            |
| ons<br>ons<br>ons        | L8C202PC12 L8C202PC10  -40°C to +85°C — Commercial Screening  L8C202Pl25 L8C202Pl15 | L8C202NC12<br>L8C202NC10 - L8C202NI25<br>L8C202NI15 |
| ons<br>ons<br>ons<br>ons | L8C202PC12 L8C202PC10  -40°C to +85°C — Commercial Screening L8C202Pl25             | L8C202NC12<br>L8C202NC10 .                          |



12 ns

10 ns

L8C202JI12

L8C202JI10





|                                 | 28-pin — 0.3" wide                                                                                                                        | 28-pin — 0.6" wide                                                                                                                                                                                                                        |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                 | W                                                                                                                                         | W □ 1 28 □ Vcc  D8 □ 2 27 □ D4  D3 □ 3 26 □ D5  D2 □ 4 25 □ D6  D1 □ 5 24 □ D7  D0 □ 6 23 □ FL/RT  XI □ 7 22 □ RS  FF □ 8 21 □ EF  Q0 □ 9 20 □ XO/HF  Q1 □ 10 19 □ Q7  Q2 □ 11 18 □ Q6  Q3 □ 12 17 □ Q5  Q8 □ 13 16 □ Q4  GND □ 14 15 □ R |
|                                 |                                                                                                                                           |                                                                                                                                                                                                                                           |
| peed                            | Plastic DIP<br>(P10)                                                                                                                      | Plastic DIP<br>(P9)                                                                                                                                                                                                                       |
| peed                            |                                                                                                                                           | (P9)                                                                                                                                                                                                                                      |
| 5 ns                            | (P10)  0°C to +70°C — Commercial Screening  L8C203PC25                                                                                    | (P9)<br>L8C203NC25                                                                                                                                                                                                                        |
| 5 ns<br>5 ns                    | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C203PC25  L8C203PC15                                                                        | (P9)  L8C203NC25 L8C203NC15                                                                                                                                                                                                               |
| ins<br>ins<br>ins               | (P10)  0°C to +70°C — Commercial Screening  L8C203PC25                                                                                    | (P9)<br>L8C203NC25                                                                                                                                                                                                                        |
| i ns                            | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C203PC25 L8C203PC15 L8C203PC12 L8C203PC10                                                   | L8C203NC25<br>L8C203NC15<br>L8C203NC15                                                                                                                                                                                                    |
| ins<br>ins<br>ins<br>ins        | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C203PC25 L8C203PC15 L8C203PC12                                                              | L8C203NC25<br>L8C203NC15<br>L8C203NC15                                                                                                                                                                                                    |
| ins<br>ins<br>ins<br>ins<br>ins | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C203PC25 L8C203PC15 L8C203PC12 L8C203PC10  -40°C to +85°C — COMMERCIAL SCREENING            | L8C203NC25<br>L8C203NC15<br>L8C203NC12<br>L8C203NC10                                                                                                                                                                                      |
| 5 ns<br>5 ns<br>2 ns            | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C203PC25 L8C203PC15 L8C203PC12 L8C203PC10  -40°C to +85°C — COMMERCIAL SCREENING L8C203Pl25 | L8C203NC25 L8C203NC15 L8C203NC12 L8C203NC10  L8C203NC10                                                                                                                                                                                   |



12 ns

10 ns

L8C203JI12

L8C203JI10

### 512/1K/2K/4K x 9-bit Asynchronous FIFO





# 512/1K/2K/4K x 9-bit Asynchronous FIFO

| -                               | L8C204 — ORDERING INFORMATION                                                                                                                                                                                                             |                                                                    |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
|                                 | 28-pin — 0.3" wide                                                                                                                                                                                                                        | 28-pin — 0.6" wide                                                 |
|                                 | W □ 1 28 □ Vcc  D8 □ 2 27 □ D4  D3 □ 3 26 □ D5  D2 □ 4 25 □ D6  D1 □ 5 24 □ D7  D0 □ 6 23 □ FL/RT  XI □ 7 22 □ RS  FF □ 8 21 □ EF  Q0 □ 9 20 □ XO/HF  Q1 □ 10 19 □ Q7  Q2 □ 11 18 □ Q6  Q3 □ 12 17 □ Q5  Q8 □ 13 16 □ Q4  GND □ 14 15 □ R | W                                                                  |
|                                 |                                                                                                                                                                                                                                           |                                                                    |
| eed                             | Plastic DIP<br>(P10)                                                                                                                                                                                                                      | Plastic DIP<br>(P9)                                                |
| eed                             |                                                                                                                                                                                                                                           |                                                                    |
| <b>eed</b><br>5 ns              | (P10)  0°C to +70°C — Commercial Screening  L8C204PC25                                                                                                                                                                                    | (P9)<br>L8C204NC25                                                 |
| ns                              | (P10)  0°C to +70°C — Commercial Screening  L8C204PC25 L8C204PC15                                                                                                                                                                         | L8C204NC25<br>L8C204NC15                                           |
| ns<br>ns<br>ns                  | (P10)  0°C to +70°C — Commercial Screening  L8C204PC25  L8C204PC15  L8C204PC12                                                                                                                                                            | L8C204NC25<br>L8C204NC15<br>L8C204NC12                             |
| ns<br>ns<br>ns                  | (P10)  0°C to +70°C — Commercial Screening  L8C204PC25 L8C204PC15                                                                                                                                                                         | L8C204NC25<br>L8C204NC15                                           |
|                                 | (P10)  0°C to +70°C — Commercial Screening  L8C204PC25  L8C204PC15  L8C204PC12                                                                                                                                                            | L8C204NC25<br>L8C204NC15<br>L8C204NC12<br>L8C204NC10               |
| ins<br>ins<br>ins               | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C204PC25 L8C204PC15 L8C204PC12 L8C204PC10                                                                                                                                                   | L8C204NC25 L8C204NC15 L8C204NC12 L8C204NC10  L8C204NC10            |
| ins<br>ins<br>ins<br>ins<br>ins | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C204PC25 L8C204PC15 L8C204PC12 L8C204PC10  -40°C to +85°C — COMMERCIAL SCREENING L8C204Pl25 L8C204Pl15                                                                                      | L8C204NC25 L8C204NC15 L8C204NC12 L8C204NC10  L8C204NI25 L8C204NI15 |
| ns<br>ns<br>ns<br>ns            | (P10)  0°C to +70°C — COMMERCIAL SCREENING  L8C204PC25 L8C204PC15 L8C204PC12 L8C204PC10  -40°C to +85°C — COMMERCIAL SCREENING L8C204Pl25                                                                                                 | L8C204NC25 L8C204NC15 L8C204NC12 L8C204NC10  L8C204NI25            |



### 512/1K/2K/4K x 9-bit Asynchronous FIFO



| Speed | Plastic J-Lead Chip Carrier<br>(J6)   |   |
|-------|---------------------------------------|---|
|       | 0°C to +70°C — COMMERCIAL SCREENING   |   |
| 25 ns | L8C204JC25                            |   |
| 15 ns | L8C204JC15                            |   |
| 12 ns | L8C204JC12                            |   |
| 10 ns | L8C204JC10                            |   |
|       | -40°C to +85°C — Commercial Screening |   |
| 25 ns | L8C204JI25                            |   |
| 15 ns | L8C204JI15                            |   |
| 12 ns | L8C204JI12                            |   |
| 10 ns | L8C204JI10                            |   |
|       |                                       | 1 |





# L8C211/221/231/241

## 512/1K/2K/4K x 9-bit Synchronous FIFO

#### **FEATURES**

- ☐ First-In/First-Out (FIFO) using Dual-Port Memory
- ☐ Write and Read Clocks can be synchronous or asynchronous
- ☐ Advanced CMOS Technology
- ullet High Speed to 15 ns Cycle Time
- ☐ Empty and Full Warning Flags
- ☐ Programmable Almost-Empty and Almost-Full Warning Flags
- ☐ Plug Compatible with IDT722x1
- ☐ Package Styles Available:
  - 32-pin Plastic LCC, J-Lead

### **DESCRIPTION**

The **L8C211**, **L8C221**, **L8C231**, and **L8C241** are synchronous dual-port First-In/First-Out (FIFO) memories. The FIFO memory products are organized as:

L8C211 — 512 x 9-bit

L8C221 — 1024 x 9-bit

L8C231 — 2048 x 9-bit

L8C241 — 4096 x 9-bit

Each device utilizes a special algorithm that loads and empties data on a first-in/first-out basis. Full and Empty Flags are provided to prevent data overflow and underflow. Programmable Almost Full and Almost Empty Flags are provided and may be programmed to trigger at any position in the memory array.

The read and write operations are internally sequential through the use of ring pointers. No address information is required to load and unload data. Data present at the input port is written to the FIFO if the Write Clock is pulsed when the device is enabled for writing. Data is read from the FIFO if the Read Clock is pulsed when the device is enabled for reading. Multiple FIFOs can be connected together to expand the word width and depth.

These FIFOs are designed to have the fastest data access possible. Even in lower cycle time applications, faster access time can eliminate timing bottlenecks as well as leave enough margin to allow the use of the devices without external bus drivers.



**FIFO Products** 



### 512/1K/2K/4K x 9-bit Synchronous FIFO

#### SIGNAL DEFINITIONS

#### Power

VCC and GND

+5 V power supply. All pins must be connected.

#### Clocks

WCLK — Write Clock

Data present on D8-0 is written into the FIFO on the rising edge of WCLK when the FIFO is configured for writing. The Full Flag (FF) and the Programmable Almost-Full Flag (PAF) are synchronized to the rising edge of WCLK.

#### RCLK - Read Clock

Data is read from the FIFO and presented on the output port (Q8-0) after tD has elapsed from the rising edge of RCLK if the FIFO is configured for reading and if the output port is enabled. The Empty Flag (EF) and the Programmable Almost-Empty Flag (PAE) are synchronized to the rising edge of RCLK. The Write and Read Clocks can be tied together and driven by the same external clock or they may be controlled by seperate external clocks.

### Inputs

 $\overline{RS}$  — Reset

A reset occurs when  $\overline{\text{RS}}$  is set LOW. A reset is required after power-up before a write operation can take place. During reset, the internal read and write pointers are set to the first physical location, the output register is initialized to zero, the offset registers are initialized to their default values (0007H), the Empty Flag ( $\overline{\text{EF}}$ ) and Programmable Almost-Empty Flag ( $\overline{\text{PAE}}$ ) are set LOW, the Full Flag ( $\overline{\text{FF}}$ ) and Programmable Almost-Full Flag ( $\overline{\text{PAF}}$ ) are set HIGH, and the WEN2/  $\overline{\text{LD}}$  signal is configured.

WEN1 — Write Enable 1

If the FIFO is configured to allow loading of the offset registers,  $\overline{WEN1}$  is the only write enable. If  $\overline{WEN1}$  is LOW, data on D8-0 is written to the FIFO on the rising edge of WCLK. If  $\overline{WEN1}$  and  $\overline{LD}$  are LOW, data on D8-0 is written to the programmable offset registers as defined in the WEN2/ $\overline{LD}$  section. If the FIFO is configured to have two write enables, data on D8-0 is written to the FIFO on the rising edge of WCLK if  $\overline{WEN1}$  is LOW and WEN2 is HIGH. When the FIFO is full,  $\overline{WEN1}$  is ignored except when loading the offset registers.

WEN2/LD — Write Enable 2/Load

The function of this signal is defined during reset. If during reset WEN2/ \$\overline{LD}\$ is HIGH, this signal functions as a second write enable (WEN2). WEN2 is used when depth expansion is needed (see Depth Expansion Mode Section). If during reset WEN2/\$\overline{LD}\$ is LOW, this signal functions as an offset register load/read control. When WEN2/\$\overline{LD}\$ is configured to be a write enable, data on D8-0 is written to the \$\overline{FIFO}\$ on the rising edge of WCLK if \$\overline{WEN1}\$ is LOW and WEN2 is HIGH. When the FIFO is full, WEN2 is ignored.

FIGURE 1. OFFSET REGISTERS

|                   | L8C211 OFFSET REGISTERS |    |    |                |    |    |    |    |    |  |  |  |
|-------------------|-------------------------|----|----|----------------|----|----|----|----|----|--|--|--|
| 8 7 6 5 4 3 2 1 0 |                         |    |    |                |    |    |    |    |    |  |  |  |
| PAE LSB           | X                       | E7 | E6 | E <sub>5</sub> | E4 | Ез | E2 | E1 | Εo |  |  |  |
| PAE MSB           | X                       | Х  | Х  | Х              | Х  | Х  | Х  | Х  | E8 |  |  |  |
| PAF LSB           | X                       | F7 | F6 | F5             | F4 | Fз | F2 | F1 | Fo |  |  |  |
| PAF MSB           | Х                       | Х  | Х  | F8             |    |    |    |    |    |  |  |  |

| L                 | .8C22 | 1 OF | FSE            | T RE           | GIST | ERS | 5  |    |    |  |
|-------------------|-------|------|----------------|----------------|------|-----|----|----|----|--|
| 8 7 6 5 4 3 2 1 0 |       |      |                |                |      |     |    |    |    |  |
| PAE LSB           | Х     | E7   | E <sub>6</sub> | E <sub>5</sub> | E4   | Ез  | E2 | E1 | Εo |  |
| PAE MSB           | Х     | Х    | Х              | Х              | Х    | Х   | Х  | E9 | E8 |  |
| PAF LSB           | X     | F7   | F6             | F5             | F4   | Fз  | F2 | F1 | Fo |  |
| PAF MSB           | X     | Х    | Х              | Х              | Х    | Х   | Х  | F9 | F8 |  |

| L                 | 8C23 | 1 OF | FSE | T RE           | GIST | ERS | 3   |    |    |  |
|-------------------|------|------|-----|----------------|------|-----|-----|----|----|--|
| 8 7 6 5 4 3 2 1 0 |      |      |     |                |      |     |     |    |    |  |
| PAE LSB           | Х    | E7   | E6  | E <sub>5</sub> | E4   | Ез  | E2  | E1 | Εo |  |
| PAE MSB           | Х    | Х    | Х   | Х              | Х    | Х   | E10 | E9 | E8 |  |
| PAF LSB           | Х    | F7   | F6  | F5             | F4   | F3  | F2  | F1 | Fo |  |
| PAF MSB           | Х    | F10  | F9  | F8             |      |     |     |    |    |  |

| L                 | L8C241 OFFSET REGISTERS |    |    |                |    |     |     |    |    |  |  |  |  |
|-------------------|-------------------------|----|----|----------------|----|-----|-----|----|----|--|--|--|--|
| 8 7 6 5 4 3 2 1 0 |                         |    |    |                |    |     |     |    |    |  |  |  |  |
| PAE LSB           | Х                       | E7 | E6 | E <sub>5</sub> | E4 | Ез  | E2  | E1 | Εo |  |  |  |  |
| PAE MSB           | Х                       | Х  | Х  | Х              | Х  | E11 | E10 | E9 | E8 |  |  |  |  |
| PAF LSB           | Х                       | F7 | F6 | F <sub>5</sub> | F4 | F3  | F2  | F1 | Fo |  |  |  |  |
| PAF MSB           | Х                       | Х  | Х  | Х              | Х  | F11 | F10 | F9 | F8 |  |  |  |  |

Eo/Fo are the least significant bits.

X = Don't Care.



### 512/1K/2K/4K x 9-bit Synchronous FIFO

When WEN2/ $\overline{\text{LD}}$  is configured to be an offset register load/read control, it is possible to write to or read from the offset registers. The values stored in the offset registers determine how the Programmable Almost-Empty (PAE) and Programmable Almost-Full (PAF) Flags operate (see PAE and PAF sections). There are four 9-bit offset registers. Two are used to control the Programmable Almost-Empty Flag and two are used to control the Programmable Almost-Full Flag (see Figure 1). Data on D8-0 is written to an offset register on the rising edge of WCLK if LD and WEN1 are LOW. After reset, data is written to the offset registers in the following order: PAE LSB, PAE MSB, PAF LSB, PAF MSB. After the PAF MSB register has been loaded, the sequence repeats starting with the PAE LSB register. If register loading is stopped, the next register in sequence will be loaded when the next register write occurs. If LD, REN1, and REN2 are LOW, data is read from an offset register and presented on Q8-0 (if the output port is enabled) after tD has elapsed from the rising edge of RCLK. The offset registers are read in the same order they are written to. It is not possible to read from and write to the offset registers at the same time.

REN1, REN2 — Read Enables 1 and 2

Data is read from the FIFO and presented on Q8-0 after tD has elapsed from the rising edge of RCLK if REN1 and REN2 are LOW and if the output port is enabled. If either Read Enable goes HIGH, the last value loaded in the output register will remain unchanged. The Read Enable signals are ignored when the FIFO is empty.

D8-0 — Data Input

D8-0 is the 9-bit registered data input port.

OE — Output Enable

When  $\overline{OE}$  is LOW, the output port (Q8-0) is enabled for output. When  $\overline{OE}$  is HIGH, Q8-0 is placed in a high-impedance state. The flag outputs are not affected by  $\overline{OE}$ .

#### Outputs

Q8-0 — Data Output

Q8-0 is the 9-bit registered data output port.

FF — Full Flag

The Full Flag goes LOW when the FIFO is full of data. When FF is LOW, the FIFO can not be written to. The Full Flag is synchronized to the rising edge of WCLK.

EF — Empty Flag

The Empty Flag goes LOW when the read pointer is equal to the write pointer, indicating that the FIFO is empty. When EF is LOW, read operations can not be performed. The Empty Flag is synchronized to the rising edge of RCLK.

PAF — Programmable Almost-Full Flag

 $\overline{PAF}$  goes LOW when the write pointer is (Full – N) locations ahead of the read pointer. N is the value stored in the  $\overline{PAF}$  offset register and has a default value of 7.  $\overline{PAF}$  is synchronized to the rising edge of WCLK.

PAE — Programmable Almost-Empty Flag

PAE goes HIGH when the write pointer is (N+1) locations ahead of the read pointer. N is the value stored in the  $\overline{PAE}$  offset register and has a default value of 7.  $\overline{PAE}$  is synchronized to the rising edge of RCLK.

#### **OPERATING MODES**

Single Device Mode

A single FIFO may be used when the application requirements are for the number of words in a single device.

Width Expansion Mode

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Any word width can be attained by adding the appropriate number of FIFOs. Status flags can be monitored from any one of the devices.

Depth Expansion Mode

The FIFOs can easily be adapted to applications where the requirements are for greater than the number of words in a single device. If the FIFOs are configured to use WEN2 and external logic is used to direct the flow of data into the cascaded FIFOs, depth expansion can be accomplished.



# 512/1K/2K/4K x 9-bit Synchronous FIFO

| MAXIMUM RATINGS Above which useful life may be impaired (Notes 1, | 2)           |
|-------------------------------------------------------------------|--------------|
| Storage temperature                                               |              |
| Operating ambient temperature                                     | 0°C to +70°C |
| Vcc supply voltage with respect to ground                         |              |
| Input signal with respect to ground                               |              |
| Signal applied to high impedance output                           |              |
| Output current into low outputs                                   |              |

| OPERATING CONDITIONS TO meet spec | alled electrical and switching characteri | Sucs                                                |
|-----------------------------------|-------------------------------------------|-----------------------------------------------------|
| Mode                              | Temperature Range (Ambient)               | Supply Voltage                                      |
| Active Operation, Commercial      | 0°C to +70°C                              | $4.5 \text{ V} \le \text{V}_{CC} \le 5.5 \text{ V}$ |
| Active Operation, Industrial      | –40°C to +85°C                            | $4.5~V \leq \textbf{V} \text{CC} \leq 5.5~V$        |

| ELECTR      | ICAL CHARACTERISTICS   | Over Operating Conditions           |       |         |        |      |
|-------------|------------------------|-------------------------------------|-------|---------|--------|------|
|             |                        |                                     | L8C21 | 1/221/2 | 31/241 |      |
| Symbol      | Parameter              | Test Condition                      | Min   | Тур     | Max    | Unit |
| <b>V</b> OH | Output High Voltage    | Vcc = 4.5 V, IoH = -2.0 mA          | 2.4   |         |        | ٧    |
| <b>V</b> OL | Output Low Voltage     | Vcc = 4.5 V, loL = 8.0 mA           |       |         | 0.4    | V    |
| <b>V</b> iH | Input High Voltage     |                                     | 2.0   |         |        | V    |
| <b>V</b> IL | Input Low Voltage      |                                     |       |         | 0.8    | V    |
| lix         | Input Leakage Current  | Ground ≤ VIN ≤ VCC                  | -1    |         | +1     | μΑ   |
| loz         | Output Leakage Current | Ground ≤ <b>V</b> O∪T ≤ <b>V</b> CC | -10   |         | +10    | μΑ   |
| ICC1        | Vcc Current, Active    |                                     |       |         | 90     | mA   |
| CIN         | Input Capacitance      | Ambient Temp = 25°C, Vcc = 4.5 V    |       |         | 10     | pF   |
| COUT        | Output Capacitance     | Test Frequency = 1 MHz              |       |         | 10     | pF   |



### 512/1K/2K/4K x 9-bit Synchronous FIFO

| RESET       | TIMING Notes 3, 4, 5 (ns)      | and the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of t |                     |     | eral land | 1,527.0 | out. |     | 1000 |  |  |  |  |
|-------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----------|---------|------|-----|------|--|--|--|--|
|             |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | L8C211/221/231/241- |     |           |         |      |     |      |  |  |  |  |
|             | •                              | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                   | 25  |           | 20      |      | 1:  | 5    |  |  |  |  |
| Symbol      | Parameter                      | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Max                 | Min | Max       | Min     | Max  | Min | Max  |  |  |  |  |
| <b>t</b> RS | Reset Pulse Width              | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     | 25  |           | 20      |      | 15  |      |  |  |  |  |
| trss        | Reset Setup Time               | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     | 25  |           | 20      |      | 15  |      |  |  |  |  |
| trsf        | Reset to Flag and Output Valid | MATERIAL PROPERTY AND ADDRESS OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF THE ACT OF  | 50                  |     | 25        |         | 20   |     | 15   |  |  |  |  |





## 512/1K/2K/4K x 9-bit Synchronous FIFO

| WRITE        | CYCLE TIMING Notes 3, 4 (ns)                                              |                     |     |     |     |     |     |     |     |  |  |
|--------------|---------------------------------------------------------------------------|---------------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|              |                                                                           | L8C211/221/231/241- |     |     |     |     |     |     |     |  |  |
|              |                                                                           | 50                  |     | 25  |     | 20  |     | 1   | 5   |  |  |
| Symbol       | Parameter                                                                 | Min                 | Max | Min | Max | Min | Max | Min | Max |  |  |
| tcyc         | Cycle Time                                                                | 50                  |     | 25  |     | 20  |     | 15  |     |  |  |
| <b>t</b> PWH | Clock Pulse Width HIGH                                                    | 20                  |     | 10  |     | 8   |     | 6   |     |  |  |
| <b>t</b> PWL | Clock Pulse Width LOW                                                     | 20                  |     | 10  |     | 8   |     | 6   |     |  |  |
| tos          | Data Setup Time                                                           | 10                  |     | 6   |     | 5   |     | 4   |     |  |  |
| <b>t</b> DH  | Data Hold Time                                                            | 1                   |     | 1   |     | 1   |     | 1   |     |  |  |
| tens         | Enable Setup Time                                                         | 10                  |     | 6   |     | 5   |     | 4   |     |  |  |
| <b>t</b> ENH | Enable Hold Time                                                          | 1                   |     | 1   |     | 1   |     | 1   |     |  |  |
| twff         | Write Clock to Full Flag                                                  |                     | 25  |     | 15  |     | 12  |     | 10  |  |  |
| tskew1       | Skew Time Between Read and Write Clocks for Empty and Full Flags (Note 6) | 15                  |     | 10  |     | 8   |     | 6   |     |  |  |





### 512/1K/2K/4K x 9-bit Synchronous FIFO

| READ (       | CYCLE TIMING Notes 3, 4 (ns)                                              |                     |     |     |     |     | nama ng Kaling |     | 1000 |  |  |  |
|--------------|---------------------------------------------------------------------------|---------------------|-----|-----|-----|-----|----------------|-----|------|--|--|--|
|              |                                                                           | L8C211/221/231/241- |     |     |     |     |                |     |      |  |  |  |
|              |                                                                           | 50                  |     | 2   | 5   | 20  |                | 1   | 5    |  |  |  |
| Symbol       | Parameter                                                                 | Min                 | Max | Min | Max | Min | Max            | Min | Max  |  |  |  |
| tcyc         | Cycle Time                                                                | 50                  |     | 25  |     | 20  |                | 15  |      |  |  |  |
| <b>t</b> PWH | Clock Pulse Width HIGH                                                    | 20                  |     | 10  |     | 8   |                | 6   |      |  |  |  |
| <b>t</b> PWL | Clock Pulse Width LOW                                                     | 20                  |     | 10  |     | 8   |                | 6   |      |  |  |  |
| <b>t</b> D   | Output Delay                                                              | 3                   | 25  | 3   | 15  | 2   | 12             | 2   | 10   |  |  |  |
| tens         | Enable Setup Time                                                         | 10                  |     | 6   |     | 5   |                | 4   |      |  |  |  |
| <b>t</b> ENH | Enable Hold Time                                                          | 1                   |     | 1   |     | 1   |                | 1   |      |  |  |  |
| <b>t</b> OE  | Output Enable to Output Valid                                             | 3                   | 25  | 3   | 13  | 3   | 10             | 3   | 8    |  |  |  |
| tolz         | Output Enable to Output in Low Impedance (Notes 7, 8)                     | 0                   |     | 0   |     | 0   |                | 0   |      |  |  |  |
| tonz         | Output Enable to Output in High Impedance (Notes 7, 8)                    | 3                   | 25  | 3   | 13  | 3   | 10             | 3   | 8    |  |  |  |
| <b>t</b> REF | Read Clock to Empty Flag                                                  |                     | 25  |     | 15  |     | 12             |     | 10   |  |  |  |
| tskew1       | Skew Time Between Read and Write Clocks for Empty and Full Flags (Note 9) | 15                  |     | 10  |     | 8   |                | 6   |      |  |  |  |





### 512/1K/2K/4K x 9-bit Synchronous FIFO

### SWITCHING CHARACTERISTICS Over Operating Range

| FIRST DATA WORD TIMING Notes 3, 4 (ns) |                                                                  |                     |     |     |     |     |     |     |     |  |  |
|----------------------------------------|------------------------------------------------------------------|---------------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|                                        |                                                                  | L8C211/221/231/241- |     |     |     |     |     |     |     |  |  |
|                                        |                                                                  | 5                   | 0   | 2   | 5   | 2   | 20  | 1   | 5   |  |  |
| Symbol                                 | Parameter                                                        | Min                 | Max | Min | Max | Min | Max | Min | Max |  |  |
| tcyc                                   | Cycle Time                                                       | 50                  |     | 25  |     | 20  |     | 15  |     |  |  |
| <b>t</b> PWH                           | Clock Pulse Width HIGH                                           | 20                  |     | 10  |     | 8   |     | 6   |     |  |  |
| <b>t</b> PWL                           | Clock Pulse Width LOW                                            | 20                  |     | 10  |     | 8   |     | 6   |     |  |  |
| <b>t</b> D                             | Output Delay                                                     | 3                   | 25  | 3   | 15  | 2   | 12  | 2   | 10  |  |  |
| tos                                    | Data Setup Time                                                  | 10                  |     | 6   |     | 5   |     | 4   |     |  |  |
| <b>t</b> DH                            | Data Hold Time                                                   | 1                   |     | 1   |     | 1   |     | 1   |     |  |  |
| <b>t</b> OE                            | Output Enable to Output Valid                                    | 3                   | 25  | 3   | 13  | 3   | 10  | 3   | 8   |  |  |
| tolz                                   | Output Enable to Output in Low Impedance (Notes 7, 8)            | 0                   |     | 0   |     | 0   |     | 0   |     |  |  |
| tREF                                   | Read Clock to Empty Flag                                         |                     | 25  |     | 15  |     | 12  |     | 10  |  |  |
| tskew1                                 | Skew Time Between Read and Write Clocks for Empty and Full Flags | 15                  |     | 10  |     | 8   |     | 6   |     |  |  |



7-30



### 512/1K/2K/4K x 9-bit Synchronous FIFO

| EMPTY FLAG TIMING Notes 3, 4 (ns) |                                                                  |     |                     |     |     |     |     |     |     |  |  |  |
|-----------------------------------|------------------------------------------------------------------|-----|---------------------|-----|-----|-----|-----|-----|-----|--|--|--|
|                                   |                                                                  |     | L8C211/221/231/241- |     |     |     |     |     |     |  |  |  |
|                                   | Parameter                                                        | 5   | 50                  |     | 25  |     | 20  |     | 5   |  |  |  |
| Symbol                            |                                                                  | Min | Max                 | Min | Max | Min | Max | Min | Max |  |  |  |
| tcyc                              | Cycle Time                                                       | 50  |                     | 25  |     | 20  |     | 15  |     |  |  |  |
| <b>t</b> PWH                      | Clock Pulse Width HIGH                                           | 20  |                     | 10  |     | 8   |     | 6   |     |  |  |  |
| <b>t</b> PWL                      | Clock Pulse Width LOW                                            | 20  |                     | 10  |     | 8   |     | 6   |     |  |  |  |
| <b>t</b> D                        | Output Delay                                                     | 3   | 25                  | 3   | 15  | 2   | 12  | 2   | 10  |  |  |  |
| tos                               | Data Setup Time                                                  | 10  |                     | 6   |     | 5   |     | 4   |     |  |  |  |
| <b>t</b> DH                       | Data Hold Time                                                   | 1   |                     | 1   |     | 1   |     | 1   |     |  |  |  |
| <b>t</b> ENS                      | Enable Setup Time                                                | 10  |                     | 6   |     | 5   |     | 4   |     |  |  |  |
| <b>t</b> ENH                      | Enable Hold Time                                                 | 1   |                     | 1   |     | 1   |     | 1   |     |  |  |  |
| <b>t</b> REF                      | Read Clock to Empty Flag                                         |     | 25                  |     | 15  |     | 12  |     | 10  |  |  |  |
| tskew1                            | Skew Time Between Read and Write Clocks for Empty and Full Flags | 15  |                     | 10  |     | 8   |     | 6   |     |  |  |  |





### 512/1K/2K/4K x 9-bit Synchronous FIFO

| FULL FLAG TIMING Notes 3, 4 (ns) |                                                                  |     |                     |     |     |     |     |     |     |  |  |  |
|----------------------------------|------------------------------------------------------------------|-----|---------------------|-----|-----|-----|-----|-----|-----|--|--|--|
|                                  |                                                                  |     | L8C211/221/231/241- |     |     |     |     |     |     |  |  |  |
|                                  |                                                                  | 5   | 50                  |     | 5   | 20  |     | 1   | 5   |  |  |  |
| Symbol                           | Parameter                                                        | Min | Max                 | Min | Max | Min | Max | Min | Max |  |  |  |
| tcyc                             | Cycle Time                                                       | 50  |                     | 25  |     | 20  |     | 15  |     |  |  |  |
| <b>t</b> PWH                     | Clock Pulse Width HIGH                                           | 20  |                     | 10  |     | 8   |     | 6   |     |  |  |  |
| <b>t</b> PWL                     | Clock Pulse Width LOW                                            | 20  |                     | 10  |     | 8   |     | 6   |     |  |  |  |
| <b>t</b> D                       | Output Delay                                                     | 3   | 25                  | 3   | 15  | 2   | 12  | 2   | 10  |  |  |  |
| <b>t</b> DS                      | Data Setup Time                                                  | 10  |                     | 6   |     | 5   |     | 4   |     |  |  |  |
| <b>t</b> DH                      | Data Hold Time                                                   | 1   |                     | 1   |     | 1   |     | 1   |     |  |  |  |
| <b>t</b> ENS                     | Enable Setup Time                                                | 10  |                     | 6   |     | 5   |     | 4   |     |  |  |  |
| <b>t</b> ENH                     | Enable Hold Time                                                 | 1   |                     | 1   |     | 1   |     | 1   |     |  |  |  |
| twff                             | Write Clock to Full Flag                                         |     | 25                  |     | 15  |     | 12  |     | 10  |  |  |  |
| tskew1                           | Skew Time Between Read and Write Clocks for Empty and Full Flags | 15  |                     | 10  |     | 8   |     | 6   |     |  |  |  |





### 512/1K/2K/4K x 9-bit Synchronous FIFO

| Progr          | Programmable Almost-Empty/Full Flag Timing Notes 3, 4 (ns)      |                     |     |     |     |     |     |     |     |  |  |  |
|----------------|-----------------------------------------------------------------|---------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
|                |                                                                 | L8C211/221/231/241- |     |     |     |     |     |     | _   |  |  |  |
|                |                                                                 | 5                   | 0   | 2   | 5   | 20  |     | 1   | 15  |  |  |  |
| Symbol         | rameter                                                         | Min                 | Max | Min | Max | Min | Max | Min | Max |  |  |  |
| tcyc           | Cycle Time                                                      | 50                  |     | 25  |     | 20  |     | 15  |     |  |  |  |
| <b>t</b> PWH   | Clock Pulse Width HIGH                                          | 20                  |     | 10  |     | 8   |     | 6   |     |  |  |  |
| <b>t</b> PWL   | Clock Pulse Width LOW                                           | 20                  |     | 10  |     | 8   |     | 6   |     |  |  |  |
| tens           | Enable Setup Time                                               | 10                  |     | 6   |     | 5   |     | 4   |     |  |  |  |
| <b>t</b> ENH   | Enable Hold Time                                                | 1                   |     | 1   |     | 1   |     | 1   |     |  |  |  |
| <b>t</b> PAF   | Write Clock to Programmable Almost-Full Flag                    |                     | 25  |     | 15  |     | 12  |     | 10  |  |  |  |
| <b>t</b> PAE   | Read Clock to Programmable Almost-Empty Flag                    |                     | 25  |     | 15  |     | 12  |     | 10  |  |  |  |
| <b>t</b> SKEW2 | Skew Time Between Read/Write Clocks for Almost-Empty/Full Flags | 30                  |     | 20  |     | 18  |     | 15  |     |  |  |  |







### 512/1K/2K/4K x 9-bit Synchronous FIFO

### SWITCHING CHARACTERISTICS Over Operating Range

| WRITE/READ OFFSET REGISTER TIMING Notes 3, 4 (ns) |                                                       |                     |     |     |     |     |     |     |     |  |  |
|---------------------------------------------------|-------------------------------------------------------|---------------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|                                                   |                                                       | L8C211/221/231/241- |     |     |     |     |     |     |     |  |  |
|                                                   |                                                       | 5                   | 0   | 25  |     | 20  |     | 1   | 5   |  |  |
| Symbol                                            | rameter                                               | Min                 | Max | Min | Max | Min | Max | Min | Max |  |  |
| tcyc                                              | Cycle Time                                            | 50                  |     | 25  |     | 20  |     | 15  |     |  |  |
| <b>t</b> PWH                                      | Clock Pulse Width HIGH                                | 20                  |     | 10  |     | 8   |     | 6   |     |  |  |
| <b>t</b> PWL                                      | Clock Pulse Width LOW                                 | 20                  |     | 10  |     | 8   |     | 6   |     |  |  |
| <b>t</b> D                                        | Output Delay                                          | 3                   | 25  | 3   | 15  | 2   | 12  | 2   | 10  |  |  |
| <b>t</b> DS                                       | Data Setup Time                                       | 10                  |     | 6   |     | 5   |     | 4   |     |  |  |
| <b>t</b> DH                                       | Data Hold Time                                        | 1                   |     | 1   |     | 1   |     | 1   |     |  |  |
| tens                                              | Enable Setup Time                                     | 10                  |     | 6   |     | 5   |     | 4   |     |  |  |
| <b>t</b> ENH                                      | Enable Hold Time                                      | 1                   |     | 1   |     | 1   |     | 1   |     |  |  |
| toE                                               | Output Enable to Output Valid                         | 3                   | 25  | 3   | 13  | 3   | 10  | 3   | 8   |  |  |
| tolz                                              | Output Enable to Output in Low Impedance (Notes 7, 8) | 0                   |     | 0   |     | 0   |     | 0   |     |  |  |





7-34



### 512/1K/2K/4K x 9-bit Synchronous FIFO

#### **NOTES**

- 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability of the tested device.
- 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values.
- 3. Test conditions assume input transition times of 5 ns or less, reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V (Fig. 2).
- 4. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, tDS is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time.
- 5. The Read and Write Clocks can be freerunning during reset.
- 6. tskew1 is the minimum time between the rising edge of RCLK and the rising edge of WCLK for a Full Flag transition to occur in that clock cycle. If tskew1 is not satisfied, a Full Flag transition may not occur until the next rising WCLK edge.
- 7. These parameters are guaranteed but not 100% tested.
- 8. At any given temperature and voltage condition, output disable time is less than output enable time for any given device.
- 9. tskew1 is the minimum time between the rising edge of WCLK and the rising edge of RCLK for an Empty Flag transition to occur in that clock cycle. If tskew1 is not satisfied, an Empty Flag transition may not occur until the next rising RCLK edge.

- 10. tSKEW2 is the minimum time between the rising edge of WCLK and the rising edge of RCLK to guarantee that the Programmable Almost-Empty Flag will make a transition to HIGH during that clock cycle. If tSKEW2 is not satisfied, the Programmable Almost-Empty Flag may not make the transition to HIGH until the next rising edge of RCLK.
- 11. tSKEW2 is the minimum time between the rising edge of RCLK and the rising edge of WCLK to guarantee that the Programmable Almost-Full Flag will make a transition to HIGH during that clock cycle. If tSKEW2 is not satisfied, the Programmable Almost-Full Flag may not make the transition to HIGH until the next rising edge of WCLK.
- 12. It is not recommended that Logic Devices and other vendor parts be cascaded together. The parts are designed to be pinfor-pin compatible but temperature and voltage compensation may vary from vendor to vendor. Logic Devices can only guarantee the cascading of Logic Devices parts to other Logic Devices parts.
- 13. This product is a very high speed device and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the VCC and ground planes directly up to the contactor fingers. A 0.01  $\mu F$  high frequency capacitor is also required between VCC and ground. To avoid signal reflections, proper terminations must be used.





### 512/1K/2K/4K x 9-bit Synchronous FIFO



| Plastic J-Lead Chip Carrier<br>(J6)   |                                                                                                                                                                            |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0°C to +70°C — COMMERCIAL SCREENING   |                                                                                                                                                                            |
| L8C211JC50                            |                                                                                                                                                                            |
| L8C211JC25                            |                                                                                                                                                                            |
| L8C211JC20                            |                                                                                                                                                                            |
| L8C211JC15                            |                                                                                                                                                                            |
| -40°C to +85°C — COMMERCIAL SCREENING |                                                                                                                                                                            |
| L8C211JI50                            |                                                                                                                                                                            |
| L8C211JI25                            |                                                                                                                                                                            |
| L8C211JI20                            |                                                                                                                                                                            |
| L8C211JI15                            |                                                                                                                                                                            |
|                                       | (J6)  0°C to +70°C — COMMERCIAL SCREENING  L8C211JC50 L8C211JC25 L8C211JC20 L8C211JC15  -40°C to +85°C — COMMERCIAL SCREENING  L8C211JI50 L8C211JI50 L8C211JI25 L8C211JI25 |

7-36



## 512/1K/2K/4K x 9-bit Synchronous FIFO



| (J6)                                  |
|---------------------------------------|
| 0°C to +70°C — Commercial Screening   |
| L8C221JC50                            |
| L8C221JC25                            |
| L8C221JC20                            |
| L8C221JC15                            |
| -40°C to +85°C — Commercial Screening |
| L8C221JI50                            |
| L8C221JI25                            |
| L8C221JI20                            |
| L8C221JI15                            |
|                                       |



-40°C to +85°C - COMMERCIAL SCREENING

50 ns

25 ns

20 ns

15 ns

### 512/1K/2K/4K x 9-bit Synchronous FIFO



L8C231JI50

L8C231JI25

L8C231JI20

L8C231JI15



### 512/1K/2K/4K x 9-bit Synchronous FIFO



| Speed | Plastic J-Lead Chip Carrier<br>(J6)   |
|-------|---------------------------------------|
|       | 0°C to +70°C — Commercial Screening   |
| 50 ns | L8C241JC50                            |
| 25 ns | L8C241JC25                            |
| 20 ns | L8C241JC20                            |
| 15 ns | L8C241JC15                            |
|       | -40°C to +85°C — Commercial Screening |
| 50 ns | L8C241JI50                            |
| 25 ns | L8C241JI25                            |
| 20 ns | L8C241JI20                            |
| 15 ns | L8C241JI15                            |





| 3  | Arithmetic Logic Units & Special Arithmetic Functions |
|----|-------------------------------------------------------|
| 4  | Multipliers & Multiplier-Accumulators                 |
| 5  | Register Products                                     |
| ô  | Peripheral Products                                   |
| 7  | FIFO Products                                         |
| 8  | Quality and Reliability                               |
| 9  | Technology and Design Features                        |
| 10 | Package Information                                   |

**Ordering Information** 

**Product Listing** 

Sales Offices

Video Imaging Products



# **Quality and Reliability**



Copies of the LOGIC Devices "Quality Assurance Program Manual" and "Reliability Manual" may be obtained from LOGIC Devices by contacting our applications group at (408) 737-3346 between 8:00 AM and 6:00 PM Pacific time, Monday through Friday.





|    | Arithmetic Logic Units & Special Arithmetic Functions |
|----|-------------------------------------------------------|
| 4  | Multipliers & Multiplier-Accumulators                 |
| 5  | Register Products                                     |
| Ĝ  | Peripheral Products                                   |
| 7  | FIFO Products                                         |
| 8  | Quality and Reliability                               |
| 9  | Technology and Design Features                        |
| 10 | Package Information                                   |
|    | Product Listing                                       |
| 12 | Sales Offices                                         |

**Ordering Information** 

**Video Imaging Products** 



# **Technology and Design Features**



| TE | CHNOLOGY AND DESIGN FEATURES                | 9- | .1 |
|----|---------------------------------------------|----|----|
|    | Latchup and ESD Protection                  | 9- | .3 |
|    | Power Dissipation in LOGIC Devices Products | 9- | .7 |





# Latchup and ESD Protection

Latchup is a destructive phenomenon which was once common in CMOS circuits but has now been largely eliminated by improved circuit design techniques. Latchup takes place because of the existence in CMOS of an inherent PNPN or NPNP structure between VCC and ground. Either of these two can form a pair of transistors connected so as to form a positive feedback loop, with the collector of one transistor driving the base of the other. The result is a low-impedance path from VCC to ground, which cannot be interrupted except by the removal of power. This condition can be destructive if the area involved is sufficiently large to dissipate excessive power. One example of the formation of such a structure is shown in Figure 1. The equivalent circuit is shown in Figure 2.

As shown in Figure 1, the N+ regions which form the source and drain of an N-channel MOS transistor also act as the emitters of a parasitic NPN transistor. The P-well forms the base region and the N-substrate is the collector. The current gain of this transistor is relatively high because it is formed vertically and therefore the base width is quite small. This is especially true of fine-geometry CMOS processes which tend to have very shallow wells to reduce sidewall capacitance. The P+ region in the well is called a "well tap" and is present to form a low-resistance connection between the well and ground. The source region cannot serve this function because it forms a diode between the N+ source and the P-well.

Also shown in Figure 1 is an additional parasitic PNP transistor. The source and drain regions of the P-channel MOS device form the emitters, the N-substrate is the base, and the P-well is the collector. This

transistor is a PNP, and generally has a beta  $(\beta)$  much less than 1 since it is formed laterally and the gate region is relatively large. Like the vertical NPN, it can have multiple emitters. The N+ region tied to VCC in the substrate functions similarly to the well tap discussed above.

Note that the base of the NPN and the collector of the PNP are a common region (the P-well), and similarly the base of the PNP and the collector of the NPN are common (the N-substrate). Thus, the PNPN structure necessary for latchup is formed. Also, due to the the physical distance between the well and substrate taps and the base regions which they attempt to contact, a small resistance exists between the base regions and their respective well taps, denoted Rs (substrate) and Rw (well).

Latchup begins when a perturbation causes one of the bipolar transistors to turn on. An example would be excursion of the output pad below ground or above VCC due to transmission-line ringing. If the pad goes more than 0.7 V below ground, the NPN will turn on since its base is at approximately ground potential. The NPN's collector current will cause a voltage drop across RS, the bulk substrate resistance. This voltage drop turns on the PNP.

The PNP transistor's collector current forces a similar voltage drop across RW, the well resistance. This raises the base voltage of the NPN above ground and can cause the NPN to continue to conduct even after the output pad returns to a normal voltage range. In this case, the current path shifts to the grounded emitter.

Note that any effect which can cause a transient turn-on of either transistor can cause the latchup process.

9-3

Common causes include:

- 1. Ringing of unprotected I/O pins outside the ground to VCC region.
- Radiation-induced carriers generated in the base of the bipolar transistors.
- Hot-powerup of the device, with inputs driven HIGH before VCC is applied.
- Electrostatic discharge.

#### PROTECTING AGAINST LATCHUP

Latchup, while once a severe problem for CMOS, is now a relatively wellunderstood phenomenon. In order for latchup to occur, the product of the current gains of the two parasitic transistors must exceed 1. Thus, the primary means for avoiding latchup is the insertion of structures known as "guard rings" around all MOS transistors (and other structures) likely to be subjected to latchupcausing transients. This includes output buffer transistors and any devices which form a part of the ESD protection network. These guard rings absorb current which would otherwise drive the base of the lateral device, and thus dramatically reduce its gain.

Since external electrical perturbations are the dominant cause of latchup in non-radiation environments, protecting the "periphery" of the chip is most important. Therefore, since guard rings require a lot of area, they are generally used only in critical areas such as those mentioned above.

As an additional protective measure, strict rules are enforced in the layout regarding the positioning of the substrate and well taps. They are spaced closely together throughout





the die, reducing the values of RS and RW. This makes it more difficult to develop the base drive necessary to regenerate the latchup condition.

Measurement of susceptibility to latchup is done by connecting a current source to an input or output of the device under test. By increasing the current forced to flow into the pin and noting the point at which latchup occurs, a measure of the device's ability to resist latchup-inducing carrier injection is obtained. Note that depending on the device, the current source may require a rather large voltage compliance in order to provide an adequate test.

While early CMOS devices had a latchup trigger current of a few tens of milliamps, most current LOGIC Devices products typically can withstand more than 1 amp without latching. As a result, latchup is no longer a practical concern, except for

extreme conditions such as driving multiple inputs HIGH with a low-impedance source during powerup of the device.

#### **ELECTROSTATIC DISCHARGE**

Input protection structures on CMOS devices are used to protect against damage to the gate oxides of input transistors when accumulated static charge is discharged through a device. This charge can often reach potentials of several thousand volts. The input protection network is designed to shunt this charge safely to ground or VCC, bypassing the delicate MOS transistors.

Several features are required of a good input protection network. Since static discharge pulses exhibit very fast risetimes, it must have a very fast turn-on time. It must be capable of carrying large instantaneous currents without damage. It must prevent the voltage



at the circuit input from rising above approximately 10 V during the time when the several-thousand-volt discharge is shunted to ground. It must not create appreciable delay for fast edges which are within the 0–5 V input range. And finally, it must be well protected against latchup caused by inputs which are driven beyond the supply rails, injecting current into the substrate. Much research and experimentation has been devoted to optimizing the tradeoffs between these conflicting goals.

All LOGIC Devices products employ one of the three input protection structures shown in Figure 3. Most devices currently use the Type 1 input protection. This structure is designed to absorb very high static discharge energies and will draw substantial current from the input pin if driven beyond either supply rail. Hence, it provides a "hard" clamp. Besides its advantages for static protection, this clamp can effectively reduce under-

shoot energy, preventing oscillation of an unterminated input back above the 0.8 V VIL MAX level. This makes the circuit ideal for noisy environments and ill-behaved signals. This input structure may not be driven to a high level without power applied to the device, however. To do so would result in current flowing through the diode connected to the device's VCC rail, and supplying power to the entire board or system backward through the device VCC pin. This may overstress the bond wire or device metallization, resulting in failure.

The Type 2 structure employs a series resistor prior to the two clamp diodes. This results in a "soft" clamping effect. This structure will withstand the transient application of voltages outside the supply rails for brief periods without drawing excessive current. In contrast to the Type 1 structure, this circuit will provide only a modest reduction of the energy in an undershoot pulse. However, it is somewhat

more tolerant of power-up sequences which cause the inputs to be driven before VCC is applied. In the course of routine product upgrades, devices employing this structure are being redesigned to use a Type 1 input protection.

The Type 3 structure uses a large area N-channel transistor (part of an opendrain output buffer) to protect the input. The drain-well junction of this device serves the function of a diode connected between the input and ground, protecting against negative excursions of the input. The avalanche breakdown of the output device serves to protect against positive pulses, giving the effect of a zener diode between the input and ground. This circuit is used only for inputs which are designed to have their inputs driven without power applied. The lack of a diode to VCC prevents sourcing of power from the inputs to the VCC supply.







# **Power Dissipation in LOGIC Devices Products**

In calculating the power dissipation of LOGIC Devices products, attention must be given to a number of formerly second-order effects which were generally ignored when dealing with bipolar and NMOS technologies. By far the dominant contributor to power dissipation in most CMOS devices is the effective current path from the supply to ground, created by the repetitive charging and discharging of the load capacitance. This is distinct from DC loading effects, which may also consume power. The power dissipated in the load capacitance is proportional to  $CV^2F$ , where C is the load capacitance, V is the voltage swing, and F is the switching frequency. This mechanism can frequently contribute 80% or more of the total device dissipation of a truly complementary device operating at a high clock rate.

The second contributor to the power dissipation of a CMOS device is the DC current path between VCC and ground present in the input level translators. These circuits are voltage amplifiers which are designed to convert worst case 0.8-2.0 V TTLcompatible input levels to 0 and 5 V internal levels. With 2.0 V applied to the input of most level translator circuits, about 1 mA will flow from the power supply to ground. A floating input will at best have similar results, and may result in oscillations which can dissipate orders of magnitude more power and cause malfunctioning of the device.

The power dissipation of input level translators exhibits a strong peak at about 1.4 V but is reduced substantially when the input voltage exceeds 3.0 V (see Figure 1). Fortunately, this voltage is easy to achieve in practice, even for bipolar devices with TTL I/O

structures. These generally will produce a VOH of at least  $3.5~\rm V$  if not fully loaded. As a result, dissipation in the input structures is usually negligible compared to other sources.

Two further sources of power dissipation in CMOS come from the core logic. The sources of internal power dissipation are the same as those discussed for external nodes, namely repetitive charging of the parasitic load capacitances on each gate output, and the power drawn due to a direct current path to ground when gate

input voltage levels transition through the linear region. In practice, the internal voltage waveforms are characterized by high edge rates and rail-to-rail swings. For this reason, the latter source of dissipation is usually negligible, unless NMOS or other noncomplementary logic design techniques have been used.

The capacitance of typical internal nodes in CMOS logic circuits are a few femtofarads. However, there can be thousands, or tens of thousands of such nodes. As a result, the core



Technology and Design Features



power dissipation is strongly dependent on the average rate at which these nodes switch (the "F" in  $CV^2F$ ). Fortunately, for most complex logic circuits, with non-pathological external stimulus only a small fraction of the logic nodes switch on any given cycle. For this reason, internal power is generally quite small for these device types. Exceptions include devices containing long shift registers or other structures which can exhibit high duty cycles on most internal nodes. These devices can dissipate significant power in the core logic if stimulated with alternating data patterns and clocked at a high rate.

To summarize, of the several contributors to power dissipation, the CV<sup>2</sup>F power of the outputs is usually dominant. Because output loading is system-dependent, it is not possible

for the manufacturer to accurately predict total power dissipation in actual use. As a result, LOGIC Devices extrapolates measured power dissipation values to a zero-load environment and publishes the resulting value. This value includes the effects of worst-case input and power-supply voltages, temperature, and stimulus pattern, but not  $CV^2F$ . This value is weakly frequency dependent, and the frequency at which it is measured is published in the device data sheet. The maximum value is for worst-case pattern, and the typical is for a more random pattern and is therefore more representative of what would be experienced in actual practice.

A good estimate of total power dissipation in a particular system under worst-case conditions can be

9-8

obtained by adding the calculated output power to the *typical* published figure. The output power is given by:

 $\frac{NCV^2F}{4}$ 

where:

N = the number of device outputs (divided by 2 to account for the assumption that on average, half of the outputs switch on any given cycle)

C = the output load capacitance, per pin, given in Farads

V = the power supply voltage

F = the clock frequency (divided by 2 to account for the fact that a registered output can at most switch at only half the clock rate).

A less pessimistic estimate, appropriate for complex devices when reasonable input voltage levels and nonpathological patterns can be expected, would neglect the published value and use only the calculated value as given above.



| 2    | Video Imaging Products                                |
|------|-------------------------------------------------------|
| 3.70 | Arithmetic Logic Units & Special Arithmetic Functions |
| 4    | Multipliers & Multiplier-Accumulators                 |
| 5    | Register Products                                     |
| 6    | Peripheral Products                                   |
|      |                                                       |

**Ordering Information** 

**FIFO Products** 

10

**Quality and Reliability** 

**Package Information** 

**Product Listing** 

Sales Offices

**Technology and Design Features** 



## **Package Information**



|                                                         | E INFORMATION                          |       |  |  |
|---------------------------------------------------------|----------------------------------------|-------|--|--|
| LOGIC Devices/MIL-STD-1835 Package Code Cross-Reference |                                        |       |  |  |
| Thermal Considerations                                  |                                        |       |  |  |
| Package                                                 | Marking Guide                          |       |  |  |
| Mechanica                                               | al Drawings                            |       |  |  |
| Ceramic                                                 | DIP (Ordering Code: C, I)              |       |  |  |
| C1                                                      | 24-pin, 0.3" wide                      |       |  |  |
| C2                                                      | 20-pin, 0.3" wide                      |       |  |  |
| C3                                                      | 22-pin, 0.3" wide                      |       |  |  |
| C4                                                      | 24-pin, 0.6" wide                      |       |  |  |
| C5                                                      | 28-pin, 0.3" wide                      |       |  |  |
| C6                                                      | 28-pin, 0.6" wide                      |       |  |  |
| C7                                                      | 16-pin, 0.3" wide                      |       |  |  |
| C8                                                      | 18-pin, 0.3" wide                      |       |  |  |
| C9                                                      | 32-pin, 0.6" wide                      |       |  |  |
| C10                                                     | 28-pin, 0.4" wide                      |       |  |  |
| C11                                                     | 40-pin, 0.6" wide                      |       |  |  |
| Sidebraz                                                | ze, Hermetic DIP (Ordering Code: D, H) |       |  |  |
| D1                                                      | 24-pin, 0.6" wide                      |       |  |  |
| D2                                                      | 24-pin, 0.3" wide                      |       |  |  |
| D3                                                      | 40-pin, 0.6" wide                      |       |  |  |
| D4                                                      | 64-pin, 0.9" wide, cavity up           |       |  |  |
| D5                                                      | 48-pin, 0.6" wide                      | 10-18 |  |  |
| D6                                                      | 64-pin, 0.9" wide, cavity down         | 10-18 |  |  |
| D7                                                      | 20-pin, 0.3" wide                      | 10-19 |  |  |
| D8                                                      | 22-pin, 0.3" wide                      | 10-19 |  |  |
| D9                                                      | 28-pin, 0.6" wide                      | 10-20 |  |  |
| D10                                                     | 28-pin, 0.3" wide                      | 10-20 |  |  |
| D11                                                     | 28-pin, 0.4" wide                      | 10-21 |  |  |
| D12                                                     | 32-pin, 0.4" wide                      | 10-21 |  |  |
|                                                         | PGA (Ordering Code: G)                 | 10-22 |  |  |
| G1                                                      | 68-pin, cavity up                      | 10-22 |  |  |
| G2                                                      | 68-pin, cavity down                    | 10-22 |  |  |
| G3                                                      | 84-pin                                 | 10-23 |  |  |
| G4                                                      | 120-pin                                | 10-23 |  |  |
| Plastic J-                                              | Lead Chip Carrier (Ordering Code: J)   | 10-24 |  |  |
| J1                                                      | 44-pin, 0.690" x 0.690"                | 10-24 |  |  |
| J2                                                      | 68-pin, 0.990" x 0.990"                | 10-24 |  |  |
| J3                                                      | 84-pin, 1.190" x 1.190"                |       |  |  |
| J4                                                      | 28-pin, 0.490" x 0.490"                |       |  |  |
| J5                                                      | 52-pin, 0.790" x 0.790"                |       |  |  |
| J6                                                      | 32-pin, 0.490" x 0.590"                | 10-26 |  |  |
| J7                                                      | 20-pin, 0.390" x 0.390"                | 10-27 |  |  |

# **Package Information**

| Ceramic    | Leadless Chip Carrier (Ordering Code: K, T) | 10-28 |
|------------|---------------------------------------------|-------|
| <b>K</b> 1 | 28-pin, 0.450" x 0.450"                     | 10-28 |
| K2         | 44-pin, 0.650" x 0.650"                     | 10-28 |
| K3         | 68-pin, 0.950" x 0.950"                     |       |
| K4         | 22-pin, 0.290" x 0.490"                     | 10-29 |
| K5         | 28-pin, 0.350" x 0.550"                     | 10-30 |
| K6         | 20-pin, 0.290" x 0.425"                     |       |
| K7         | 32-pin, 0.450" x 0.550"                     |       |
| K8         | 20-pin, 0.350" x 0.350"                     |       |
| K9         | 48-pin, 0.550" x 0.550"                     |       |
| K10        | 32-pin, 0.450" x 0.700"                     |       |
| Ceramic    | Flatpack (Ordering Code: M)                 |       |
| M1         | 24-pin                                      |       |
| M2         | 28-pin                                      | 10-33 |
| Plastic D  | OIP (Ordering Code: P, N)                   |       |
| P1         | 24-pin, 0.6" wide                           |       |
| P2         | 24-pin, 0.3" wide                           |       |
| P3         | 40-pin, 0.6" wide                           |       |
| P4         | 64-pin, 0.9" wide                           |       |
| P5         | 48-pin, 0.6" wide                           |       |
| P6         | 20-pin, 0.3" wide                           |       |
| · P7       | 32-pin, 0.3" wide                           |       |
| P8         | 22-pin, 0.3" wide                           |       |
| P9         | 28-pin, 0.6" wide                           |       |
| P10        | 28-pin, 0.3" wide                           |       |
| P11        | 28-pin, 0.4" wide                           |       |
| P12        | 16-pin, 0.3" wide                           |       |
| P13        | 18-pin, 0.3" wide                           |       |
| P14        | 32-pin, 0.6" wide                           |       |
| P15        | 32-pin, 0.4" wide                           |       |
| Plastic Q  | Quad Flatpack (Ordering Code: Q)            | 10-42 |
| Q1         | 120-pin                                     | 10-42 |
| Q2         | 100-pin                                     |       |
| Q3         | 64-pin                                      | 10-44 |
| Q4         | 44-pin                                      | 10-45 |
| Plastic S  | OJ (Ordering Code: W)                       |       |
| W1         | 24-pin, 0.3" wide                           |       |
| W2         | 28-pin, 0.3" wide                           |       |
| W3         | 20-pin, 0.3" wide                           |       |
| W4         | 16-pin, 0.3" wide                           |       |
| W5         | 18-pin, 0.3" wide                           |       |
| W6         | 32-pin, 0.4" wide                           |       |
| Ceramic    | SOJ (Ordering Code: Y)                      |       |
| Y1         | 32-pin, 0.440" wide                         |       |



## LOGIC Devices/MIL-STD-1835 Package Code Cross-Reference

| LOGIC DEVICES<br>PACKAGE CODE | DESCRIPTION                    | MIL-STD-1835<br>PACKAGE DESIGNATOR | MIL-STD-1835<br>DIMENSION REFERENCE |
|-------------------------------|--------------------------------|------------------------------------|-------------------------------------|
| CERAMIC DIP                   |                                |                                    |                                     |
| C1                            | 24-pin, 0.3" wide              | GDIP3-T24                          | D-9                                 |
| C2                            | 20-pin, 0.3" wide              | GDIP1-T20                          | D-8                                 |
| C3                            | 22-pin, 0.3" wide              | N/A                                | N/A                                 |
| C4                            | 24-pin, 0.6" wide              | GDIP1-T24                          | D-3                                 |
| C5                            | 28-pin, 0.3" wide              | GDIP4-T28                          | D-15                                |
| C6                            | 28-pin, 0.6" wide              | GDIP1-T28                          | D-10                                |
| C7                            | 16-pin, 0.3" wide              | GDIP1-T16                          | D-2                                 |
| C8                            | 18-pin, 0.3" wide              | GDIP1-T18                          | D-6                                 |
| C9                            | 32-pin, 0.6" wide              | GDIP1-T32                          | D-16                                |
| C10                           | 28-pin, 0.4" wide              | N/A                                | N/A                                 |
| C11                           | 40-pin, 0.6" wide              | GDIP1-T40                          | D-5                                 |
| SIDEBRAZE, HERMET             |                                |                                    |                                     |
| D1                            | 24-pin, 0.6" wide              | CDIP2-T24                          | D-3                                 |
| D2                            | 24-pin, 0.3" wide              | CDIP4-T24                          | D-9                                 |
| D3                            | 40-pin, 0.6" wide              | CDIP2-T40                          | D-5                                 |
| D4                            | 64-pin, 0.9" wide, cavity up   | CDIP1-T64                          | D-13                                |
| D5                            | 48-pin, 0.6" wide              | CDIP2-T48                          | D-14                                |
| D6                            | 64-pin, 0.9" wide, cavity down | CDIP1-T64                          | D-13                                |
| D7                            | 20-pin, 0.3" wide              | CDIP2-T20                          | D-8                                 |
| D8                            | 22-pin, 0.3" wide              | N/A                                | N/A                                 |
| D9                            | 28-pin, 0.6" wide              | CDIP2-T28                          | D-10                                |
| D10                           | 28-pin, 0.3" wide              | CDIP3-T28                          | D-15                                |
| D11                           | 28-pin, 0.4" wide              | N/A                                | N/A                                 |
| D12                           | 32-pin, 0.4" wide              | N/A                                | N/A                                 |
| CERAMIC PGA                   |                                |                                    |                                     |
| G1                            | 68-pin, cavity up              | CMGA3-P68                          | P-AC                                |
| G2                            | 68-pin, cavity down            | CMGA3-P68                          | P-AC                                |
| G3                            | 84-pin                         | CMGA15-P84                         | P-BC                                |
| G4                            | 120-pin                        | CMGA3-P121                         | P-AC                                |
| CERAMIC LEADLESS              | CHIP CARRIER                   |                                    |                                     |
| K1                            | 28-pin, 0.450" x 0.450"        | CQCC1-N28                          | C-4                                 |
| K2                            | 44-pin, 0.650" x 0.650"        | CQCC1-N44                          | C-5                                 |
| K3                            | 68-pin, 0.950" x 0.950"        | CQCC1-N68                          | C-7                                 |
| K4                            | 22-pin, 0.290" x 0.490"        | N/A                                | N/A                                 |
| K5                            | 28-pin, 0.350" x 0.550"        | CQCC4-N28                          | C-11A                               |
| K6                            | 20-pin, 0.290" x 0.425"        | CQCC3-N20                          | C-13                                |
| K7                            | 32-pin, 0.450" x 0.550"        | CQCC1-N32                          | C-12                                |
| K8                            | 20-pin, 0.350" x 0.350"        | CQCC1-N20                          | C-2                                 |
| K9                            | 48-pin, 0.550" x 0.550"        | N/A                                | N/A                                 |
| K10                           | 32-pin, 0.450" x 0.700"        | N/A                                | N/A                                 |
| CERAMIC FLATPACK              |                                |                                    |                                     |
| M1<br>M2                      | 24-pin<br>28-pin               | GDFP2-F24<br>GDFP2-F28             | F-6<br>F-11                         |
| CERAMIC SOI                   | 20-pm                          | GDFF2-F20                          | L-11                                |
| Y1                            | 32-pin, 0.440" wide            | N/A                                | N/A                                 |
| 11                            | 52-pii, 0.440 wide             | IV/A                               | IV/A                                |





### **Thermal Considerations**

The temperature at which a semiconductor device operates is one of the primary determinants of its reliability. This temperature is often referred to as the "junction temperature", although this term is more appropriate for bipolar than MOS technologies. Heat dissipated in the device during operation escapes through a path consisting of one or more series thermal impedances terminating in the surrounding air (see Figure. 1).

The presence of this nonzero thermal impedance causes the temperature of the device to rise above that of the air. Each of the components of the overall thermal impedance causes a rise in temperature which is linearly dependent on the power dissipated in the device. The coefficient is called  $\theta$ , and has the units °C/W. The  $\theta$  value for each thermal impedance represents the amount of temperature rise across the impedance as a function of the power dissipation. Usually,  $\theta$  is given a subscript indicating the two points between which the impedance is

measured. Thus the junction temperature of an operating device is given by:

$$T_j = T_{AMB} + (Pd \cdot \theta_{JA})$$

where:

T<sub>j</sub> = junction temperature of the device, °C,

 $T_{AMB} = ambient air temperature, in C$ 

Pd = power dissipation of the device, in W,

 $\theta_{JA}$  = sum of all thermal impedances between the die and the ambient air, in °C/W.

The thermal impedance of a given device is dependent on several factors. The package type is the predominant effect; ceramic packages have much lower thermal impedances than plastic, and packages with large surface areas tend to dissipate heat faster. Another factor which is beyond the control of the device manufacturer but which is nonetheless important is the temperature and flow rate of the cooling air. Secondary

effects include the size of the die, the method of attaching the die to the package, and the organization of high power dissipation elements on the die.

Because all LOGIC Devices products are built with low-power CMOS technology, thermal impedance is less of a concern than it would be for higher power technologies. As an example, consider a typical NMOS multiplier similar to the LMU16, packaged in a 64-pin plastic DIP. Assuming 1 W power dissipation and  $\theta_{IA}$  of 50°C/W, the actual die temperature would be 50°C above the surrounding air. By contrast, the LOGIC Devices LMU16 has a typical power dissipation of only 60 mW. This device in the same package would operate at only 3° above the ambient air temperature. Since operating temperature has an exponential relationship to device failure rate (see Quality and Reliability Manuals), the reduction of die temperature available with LOGIC Devices low-power CMOS translates to a marked increase in expected reliability.







## Package Marking Guide



NOTE: Package marking may occur on top and bottom of package due to space limitations





## **Mechanical Drawings**

- ☐ Ceramic Dual In-line Package
- ☐ Sidebraze, Hermetic Dual In-line Package
- ☐ Ceramic Pin Grid Array
- ☐ Plastic J-Lead Chip Carrier
- ☐ Ceramic Leadless Chip Carrier
- ☐ Ceramic Flatpack
- ☐ Plastic Dual In-line Package
- ☐ Plastic Quad Flatpack
- ☐ Plastic Small Outline J-Lead
- ☐ Ceramic Small Outline J-Lead















0.008 0.012

0.016 0.020

**TYPICAL** 

0.060

SEATING PLANE













 $\frac{0.172}{0.188}$ 

 $\frac{0.016}{0.020}$  DIA.



0.050 DIA. TYPICAL

SEATING PLANE

0.050 TYPICAL





#### PLASTIC J-LEAD CHIP CARRIER (ORDERING CODE: J)

J1 — 44-pin, 0.690" x 0.690"



#### J2 — 68-pin, 0.990" x 0.990"





J4 — 28-pin, 0.490" x 0.490"



= Package Information

10

#### PLASTIC J-LEAD CHIP CARRIER (ORDERING CODE: J)

J5 — 52-pin, 0.790" x 0.790"



#### J6 — 32-pin, 0.490" x 0.590"







## CERAMIC LEADLESS CHIP CARRIER (ORDERING CODE: K, T) K1 — 28-pin, 0.450" x 0.450" 0.445 0.460 0.009 R TYP. 0.060 0.100 ⊌ PIN 1 0.020 x 45° 0.445 0.460 0.045 0.055 TYP. 0.040 x 45° (3x) Top View Side View **Bottom View**

### K2 — 44-pin, 0.650" x 0.650"









### CERAMIC LEADLESS CHIP CARRIER (ORDERING CODE: K, T) K5 — 28-pin, 0.350" x 0.550" 0.050 0.070 0.010 R 0.345 TYP. $\underset{0.085}{\underline{0.060}}$ $\frac{0.085}{0.105}$ ⊌ PIN 1 0.020 x 45° 0.544 0.560 $\frac{0.045}{0.055}$ TYP. 0.040 x 45° (3x)

Side View

**Bottom View** 

#### K6 — 20-pin, 0.290" x 0.425"

Top View

























































Ordering Information

Video Imaging Products

**Arithmetic Logic Units & Special Arithmetic Functions** 

Multipliers & Multiplier-Accumulators

Register Products

Peripheral Products

FIFO Products

**Quality and Reliability** 

**Technology and Design Features** 

Package Information

**Product Listing** 

10

11

Sales Offices









| DSP PRODUCTS                                                                                                               |                                                                                                                                                                                                                                                                                                                                               |                                                                            |                                                                        |                                                                            |                                                                                                                                                                                                                                                                                                                  |  |
|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PART NO.                                                                                                                   | PRODUCT DESCRIPTION                                                                                                                                                                                                                                                                                                                           | SPEE<br>COM.                                                               | D (ns)<br>MIL.                                                         | POWER (mW)                                                                 | PACKAGE AVAILABILITY                                                                                                                                                                                                                                                                                             |  |
| VIDEO IMA                                                                                                                  | GING PRODUCTS                                                                                                                                                                                                                                                                                                                                 |                                                                            | 100                                                                    | W-1272                                                                     |                                                                                                                                                                                                                                                                                                                  |  |
| LF2242                                                                                                                     | 12/16-bit Half-Band Digital Filter                                                                                                                                                                                                                                                                                                            | 25                                                                         | TBA                                                                    | 350                                                                        | 44-lead PLCC, 44-pin PQFP                                                                                                                                                                                                                                                                                        |  |
| LF2246<br>LF2247<br>LF2249<br>LF2250<br>LF2272<br>LF43168<br>LF43881<br>LF43891<br>LF48212<br>LF48410<br>LF48908<br>LF9501 | 11 x 10-bit Image Filter 11 x 10-bit Image Filter w/Coe-File 12 x 12-bit Digital Mixer 12 x 10-bit Matrix Multiplier Colorspace Converter (3 x 12-bits) Dual 8-Tap FIR Filter 8 x 8-bit Digital Filter 9 x 9-bit Digital Filter 12 x 12-bit Alpha Mixer 1024 x 24-bit Video Histogrammer Two Dimensional Convolver 1280 x 10-bit Frame Buffer | 15<br>15<br>25<br>25<br>25<br>25<br>20<br>33<br>33<br>20<br>25<br>25<br>25 | 25<br>25<br>33<br>25<br>25<br>25<br>40<br>40<br>TBA<br>30<br>25<br>TBA | 250<br>250<br>250<br>400<br>400<br>—<br>400<br>400<br>—<br>TBA<br>—<br>300 | 120-pin PGA, 120-pin PQFP 84-pin PGA/PLCC, 100-pin PQFP 120-pin PGA, 120-pin PQFP 120-pin PGA, 120-pin PQFP 120-pin PGA, 120-pin PQFP 84-pin PGA/PLCC, 100-pin PQFP 84-pin PGA/PLCC, 100-pin PQFP 84-pin PGA/PLCC, 100-pin PQFP 68-lead PLCC, 68-pin PQFP 84-pin PGA, 84-lead PLCC 84-pin PGA/PLCC, 100-pin PQFP |  |
| LF9502                                                                                                                     | 2048 x 10-bit Frame Buffer                                                                                                                                                                                                                                                                                                                    | 20                                                                         | TBA                                                                    | 300                                                                        | 44-lead PLCC                                                                                                                                                                                                                                                                                                     |  |
| ARITHMET                                                                                                                   | TIC LOGIC UNITS                                                                                                                                                                                                                                                                                                                               |                                                                            |                                                                        |                                                                            |                                                                                                                                                                                                                                                                                                                  |  |
| L4C381                                                                                                                     | 16-bit Cascadable ALU                                                                                                                                                                                                                                                                                                                         | 15                                                                         | 20                                                                     | 75                                                                         | 68-lead LCC/PLCC, 68-pin PGA                                                                                                                                                                                                                                                                                     |  |
| BARRELSE                                                                                                                   | IIFTERS                                                                                                                                                                                                                                                                                                                                       |                                                                            |                                                                        | Commence of the Commence                                                   |                                                                                                                                                                                                                                                                                                                  |  |
| LSH32<br>LSH33                                                                                                             | 32-bit Barrel Shifter<br>32-bit Barrel Shifter w/Registers                                                                                                                                                                                                                                                                                    | 20<br>20                                                                   | 30<br>30                                                               | 50<br>50                                                                   | 68-lead LCC/PLCC, 68-pin PGA<br>68-lead LCC/PLCC, 68-pin PGA                                                                                                                                                                                                                                                     |  |
| CORRELAT                                                                                                                   | ORS                                                                                                                                                                                                                                                                                                                                           |                                                                            |                                                                        |                                                                            |                                                                                                                                                                                                                                                                                                                  |  |
| L10C23                                                                                                                     | 64 x 1 Digital Correlator                                                                                                                                                                                                                                                                                                                     | 20                                                                         | 20                                                                     | 125                                                                        | 24-pin DIP, 28-lead LCC                                                                                                                                                                                                                                                                                          |  |
| MULTIPLIERS                                                                                                                |                                                                                                                                                                                                                                                                                                                                               |                                                                            |                                                                        |                                                                            |                                                                                                                                                                                                                                                                                                                  |  |
| LMU08<br>LMU8U                                                                                                             | 8 x 8-bit, Signed<br>8 x 8-bit, Unsigned                                                                                                                                                                                                                                                                                                      | 35<br>35                                                                   | 45<br>45                                                               | 40<br>40                                                                   | 40-pin DIP, 44-lead LCC/PLCC<br>40-pin DIP, 44-lead LCC/PLCC                                                                                                                                                                                                                                                     |  |
| LMU12<br>LMU112                                                                                                            | 12 x 12-bit<br>12 x 12-bit, Reduced Pinout                                                                                                                                                                                                                                                                                                    | 35<br>50                                                                   | 45<br>55                                                               | 60<br>50                                                                   | 64-pin DIP, 68-pin PGA<br>48-pin DIP, 52-lead PLCC                                                                                                                                                                                                                                                               |  |
| LMU16<br>LMU216                                                                                                            | 16 x 16-bit<br>16 x 16-bit, Surface Mount                                                                                                                                                                                                                                                                                                     | 45<br>45                                                                   | 55<br>55                                                               | 60<br>60                                                                   | 64-pin DIP, 68-pin PGA<br>68-lead LCC/PLCC                                                                                                                                                                                                                                                                       |  |
| LMU217                                                                                                                     | 16 x 16-bit, Microprog., Surf. Mount                                                                                                                                                                                                                                                                                                          | 45                                                                         | 55                                                                     | 60                                                                         | 68-lead LCC/PLCC                                                                                                                                                                                                                                                                                                 |  |
| LMU18                                                                                                                      | 16 x 16-bit, 32 Outputs                                                                                                                                                                                                                                                                                                                       | 35                                                                         | 45                                                                     | 125                                                                        | 84-pin PGA, 84-lead PLCC                                                                                                                                                                                                                                                                                         |  |

| DSP PRODUCTS (CONTINUED) |                                                                          |              |                |            |                                                                    |
|--------------------------|--------------------------------------------------------------------------|--------------|----------------|------------|--------------------------------------------------------------------|
| PART NO.                 | PRODUCT DESCRIPTION                                                      | SPEE<br>COM. | D (ns)<br>MIL. | POWER (mW) | PACKAGE AVAILABILITY                                               |
| MULTIPLIE                | R-ACCUMULATORS                                                           |              |                |            |                                                                    |
| LMA1009<br>LMA2009       | 12 x 12-bit<br>12 x 12-bit, Surface Mount                                | 45<br>45     | 55<br>55       | 60<br>60   | 64-pin DIP, 68-pin PGA<br>68-lead LCC/PLCC                         |
| LMA1010<br>LMA2010       | 16 x 16-bit<br>16 x 16-bit, Surface Mount                                | 45<br>45     | 55<br>55       | 60<br>60   | 64-pin DIP, 68-pin PGA<br>68-lead LCC/PLCC                         |
| MULTIPLIER-SUMMERS       |                                                                          |              |                |            |                                                                    |
| LMS12                    | 12 x 12 + 26-bit, FIR                                                    | 40           | 50             | 75         | 84-pin PGA, 84-lead PLCC                                           |
| PIPELINE R               | EGISTERS                                                                 |              |                |            |                                                                    |
| L29C520<br>L29C521       | 4 x 8-bit Multilevel (1-4 Stages)<br>4 x 8-bit Multilevel (1-4 Stages)   | 14<br>14     | 16<br>16       | 50<br>50   | 24-pin DIP/FP, 28-lead LCC/PLCC<br>24-pin DIP/FP, 28-lead LCC/PLCC |
| LPR520<br>LPR521         | 4 x 16-bit Multilevel (1-4 Stages)<br>4 x 16-bit Multilevel (1-4 Stages) | 15<br>15     | 18<br>18       | 50<br>50   | 40-pin DIP, 44-lead LCC/PLCC<br>40-pin DIP, 44-lead LCC/PLCC       |
| LPR200<br>LPR201         | 8 x 16-bit Multilevel (1-8 Stages)<br>7 x 16-bit Multilevel (1-7 Stages) | 10<br>10     | 12<br>12       | 50<br>50   | 48-pin DIP, 52-lead LCC/PLCC<br>48-pin DIP, 52-lead LCC/PLCC       |
| L29C525                  | 16 x 8-bit Dual 8-Deep (1-16 Stages)                                     | 15           | 20             | 50         | 28-pin DIP/FP, 28-lead PLCC                                        |
| L10C11<br>L21C11         | 4/8-bit Var. Length (3-18 Stages)<br>8-bit Var. Length (1-16 Stages)     | 15<br>15     | 20<br>20       | 50<br>50   | 24-pin DIP, 28-lead PLCC<br>24-pin DIP, 28-lead PLCC               |

| and the second | PERII               | HERAL PROI              | DUCTS      |                                                          |
|----------------|---------------------|-------------------------|------------|----------------------------------------------------------|
| PART NO.       | PRODUCT DESCRIPTION | SPEED (ns)<br>COM. MIL. | POWER (mW) | PACKAGE AVAILABILITY                                     |
| L5380          | SCSI Bus Controller | 4 Mb/s —                | 50         | 40-pin DIP, 44-lead PLCC                                 |
| L53C80         | SCSI Bus Controller | 4 Mb/s 2 Mb/s           |            | 40-pin DIP, 44-lead PLCC<br>48-pin DIP, 44-lead LCC/PLCC |



| MEMORY PRODUCTS                  |                                    |               |                |                  |            |                                   |
|----------------------------------|------------------------------------|---------------|----------------|------------------|------------|-----------------------------------|
| PART NO.                         | PRODUCT DESCRIPTION                | SPEEI<br>COM. | D (ns)<br>MIL. | POWER<br>OPER. I |            | PACKAGE AVAILABILITY              |
| 16K STATIO                       | CRAMS                              |               |                |                  |            |                                   |
| L6116                            | 2K x 8, Common I/O + OE            | 15            | 15             | 250              | 75         | 24-pin DIP/SOJ, 28/32-lead LCC    |
| 64K STATIO                       | CRAMS                              |               |                |                  |            |                                   |
| L7C187                           | 64K x 1, Separate I/O              | 12            | 15             | 135              | 75         | 22-pin DIP, 24-pin SOJ            |
| L7C162                           | 16K x 4, Separate I/O              | 12            | 15             | 210              | 75         | 28-pin DIP/SOJ/LCC                |
| L7C164                           | 16K x 4, Common I/O                | 12            | 15             | 210              | <i>7</i> 5 | 22-pin DIP, 24-pin SOJ            |
| L7C166                           | 16K x 4, Common I/O + OE           | 1             | 15             | 210              | 75         | 24-pin DIP/SOJ, 28-lead LCC       |
| L7C185                           | 8K x 8, Common I/O                 | 12            | 15             | 320              | 75         | 28-pin DIP/FP/SOJ, 28/32-lead LCC |
| 256K STAT                        | IC RAMS                            |               |                | 1                |            |                                   |
| L7C197                           | 256K x 1, Separate I/O             | 15            | 20             | 165              | 100        | 24-pin DIP/SOJ, 28-lead LCC       |
| L7C194                           | 64K x 4, Common I/O                | 15            | 20             | 210              | 100        | 24-pin DIP/SOJ, 28-lead LCC       |
| L7C195                           | 64K x 4, Common I/O + OE           | 15            | 20             | 210              | 100        | 28-pin DIP/SOJ                    |
| L7C199                           | 32K x 8, Common I/O + OE           | 15            | 20             | 490              | 100        | 28-pin DIP/FP/SOJ, 28/32-lead LCC |
| 1M STATIC                        | CRAMS                              |               |                | 1. 4             |            |                                   |
| L7C106                           | 256K x 4, Common I/O<br>1 CE + OE  | 17            |                | 400              | 50         | 28-pin DIP/SOJ                    |
| L7C108                           | 128K x 8, Common I/O,<br>1 CE + OE | 17            | 20             | 550              | 50         | 32-pin DIP/SOJ, 32-lead LCC       |
| L7C109                           | 128K x 8, Common I/O,<br>2 CE + OE | 17            | 20             | 550              | 50         | 32-pin DIP/SOJ, 32-lead LCC       |
| SPECIAL ARCHITECTURE STATIC RAMS |                                    |               |                |                  |            |                                   |
| L7C174                           | 8K x 8, Cache-Tag                  | 12            | 15             | 320              | 0.5        | 28-pin DIP/SOJ, 32-lead LCC       |
| FIFO PROD                        | UCTS                               |               |                |                  |            |                                   |
| L8C201                           | 512 x 9, Asynchronous              | 10            | 15             | 90               | 10         | 28-pin DIP, 32-lead PLCC          |
| L8C202                           | 1K x 9, Asynchronous               | 10            | 15             | 90               | 10         | 28-pin DIP, 32-lead PLCC          |
| L8C203                           | 2K x 9, Asynchronous               | 10            | 15             | 90               | 10         | 28-pin DIP, 32-lead PLCC          |
| L8C204                           | 4K x 9, Asynchronous               | 10            | 15             | 90               | 10         | 28-pin DIP, 32-lead PLCC          |
| L8C211                           | 512 x 9, Synchronous               | 15            | 20             | 90               | _          | 32-lead PLCC                      |
| L8C221                           | 1K x 9, Synchronous                | 15            | 20             | 90               | ***        | 32-lead PLCC                      |
| L8C231                           | 2K x 9, Synchronous                | 15            | 20             | 90               | _          | 32-lead PLCC                      |
|                                  | 4K x 9, Synchronous                | 15            | 20             | 1                |            |                                   |

|            | DESC SMD PRODUC | CTS (LISTED BY LO | GIC DEVICES PART NUMBER)                     |
|------------|-----------------|-------------------|----------------------------------------------|
| PART NO.   | DESC SMD NUMBER | AVAILABILITY      | PRODUCT DESCRIPTION                          |
| DSP PRODUC | TS              |                   |                                              |
| L10C23     | 5962-89711      | Released          | 64 x 1 Digital Correlator                    |
| L29C520    | 5962-91762      | Released          | 4 x 8-bit Multilevel Pipeline Register       |
| L29C521    | 5962-91762      | Released          | 4 x 8-bit Multilevel Pipeline Register       |
| L29C525    | 5962-91696      | Released          | 16 x 8-bit Dual 8-Deep Pipeline Register     |
| L29C818    | 5962-90515      | Released          | 8-bit Serial Scan Shadow Register            |
| L4C381     | 5962-89959      | Released          | 16-bit Cascadable ALU                        |
| LF2250     | 5962-93260      | Released          | 12 x 10-bit Matrix Multiplier                |
| LF43168    | TBA             | Future            | Dual 8-Tap FIR Filter                        |
| LF43891    | 5962-92097      | Released          | 9 x 9-bit Digital Filter                     |
| LF48410    | 5962-94573      | Consult Factory   | 1024 x 24-bit Video Histogrammer             |
| LF48908    | 5962-93007      | Released          | Two Dimensional Convolver                    |
| LMA1009    | 5962-90996      | Released          | 12 x 12-bit Multiplier-Accumlator            |
| LMA2009    | 5962-90996      | Released          | 12 x 12-bit Multiplier-Accumlator            |
| LMA1010    | 5962-88733      | Released          | 16 x 16-bit Multiplier-Accumlator            |
| LMA2010    | 5962-88733      | Released          | 16 x 16-bit Multiplier-Accumlator            |
| LMS12      | 5962-94608      | Released          | 12 x 12 + 26-bit Multiplier-Summer, FIR      |
| LMU08      | 5962-88739      | Released          | 8 x 8-bit Parallel Multiplier                |
| LMU8U      | 5962-88739      | Released          | 8 x 8-bit Parallel Multiplier                |
| LMU16      | 5962-86873      | Released          | 16 x 16-bit Parallel Multiplier              |
| LMU216     | 5962-86873      | Released          | 16 x 16-bit Parallel Multiplier              |
| LMU217     | 5962-87686      | Released          | 16 x 16-bit Parallel Multiplier              |
| LMU18      | 5962-94523      | Released          | 16 x 16-bit Parallel Multiplier w/32 outputs |
| LPR520     | 5962-89716      | Released          | 4 x 16-bit Multilevel Pipeline Register      |
| LPR521     | 5962-89716      | Released          | 4 x 16-bit Multilevel Pipeline Register      |
| LSH32      | 5962-89717      | Released          | 32-bit Barrel Shifter                        |
| PERIPHERAL | PRODUCTS        |                   |                                              |
| L53C80     | 5962-90548      | Released          | SCSI Bus Controller                          |
| MEMORY PR  | ODUCTS          |                   |                                              |
| L6116      | 5962-84036      | Released          | 2K x 8 Static RAM                            |
| L6116      | 5962-89690      | Released          | 2K x 8 Static RAM                            |
| L6116      | 5962-88740      | Released          | 2K x 8 Static RAM, Low Power                 |
| L7C108     | 5962-89598      | Released          | 128K x 8 Static RAM                          |
| L7C109     | 5962-89598      | Released          | 128K x 8 Static RAM                          |
| L7C162     | 5962-89712      | Released          | 16K x 4 Static RAM                           |
| L7C185     | 5962-38294      | Released          | 8K x 8 Static RAM                            |
| L7C194     | 5962-88681      | Released          | 64K x 4 Static RAM                           |
| L7C199     | 5962-88552      | Released          | 32K x 8 Static RAM, Low Power                |
| L7C199     | 5962-88662      | Released          | 32K x 8 Static RAM                           |
| L/ C1//    | 3702-00002      | Released          | SELVI O OTHER IN 1141                        |



|                | DESC SMD P      | RODUCTS (LIST   | ED BY SMD NUMBER)                            |
|----------------|-----------------|-----------------|----------------------------------------------|
| DESC SMD NO.   | LOGIC PART NO.  | AVAILABILITY    | PRODUCT DESCRIPTION                          |
| DSP PRODUCTS   |                 |                 |                                              |
| 5962-86873     | LMU16/LMU216    | Released        | 16 x 16-bit Parallel Multiplier              |
| 5962-87686     | LMU17/LMU217    | Released        | 16 x 16-bit Parallel Multiplier              |
| 5962-88733     | LMA1010/LMA2010 | Released        | 16 x 16-bit Multiplier-Accumlator            |
| 5962-88739     | LMU08/8U        | Released        | 8 x 8-bit Parallel Multiplier                |
| 5962-89711     | L10C23          | Released        | 64 x 1 Digital Correlator                    |
| 5962-89716     | LPR520/LPR521   | Released        | 4 x 16-bit Multilevel Pipeline Register      |
| 5962-89717     | LSH32           | Released        | 32-bit Barrel Shifter                        |
| 5962-89959     | L4C381          | Released        | 16-bit Cascadable ALU                        |
| 5962-90515     | L29C818         | Released        | 8-bit Serial Scan Shadow Register            |
| 5962-90996     | LMA1009/LMA2009 | Released        | 12 x 12-bit Multiplier-Accumlator            |
| 5962-91696     | L29C525         | Released        | 16 x 8-bit Dual 8-Deep Pipeline Register     |
| 5962-91762     | L29C520/L29C521 | Released        | 4 x 8-bit Multilevel Pipeline Register       |
| 5962-92097     | LF43891         | Released        | 9 x 9-bit Digital Filter                     |
| 5962-93007     | LF48908         | Released        | Two Dimensional Convolver                    |
| 5962-93260     | LF2250          | Released        | 12 x 10-bit Matrix Multiplier                |
| 5962-94523     | LMU18           | Released        | 16 x 16-bit Parallel Multiplier w/32 outputs |
| 5962-94573     | LF48410         | Consult Factory | 1024 x 24-bit Video Histogrammer             |
| PERIPHERAL PRO | DDUCTS          |                 |                                              |
| 5962-90548     | L53C80          | Released        | SCSI Bus Controller                          |
| MEMORY PRODU   | CTS             |                 |                                              |
| 5962-38294     | L7C185          | Released        | 8K x 8 Static RAM                            |
| 5962-84036     | L6116           | Released        | 2K x 8 Static RAM                            |
| 5962-88552     | L7C199          | Released        | 32K x 8 Static RAM, Low Power                |
| 5962-88662     | L7C199          | Released        | 32K x 8 Static RAM                           |
| 5962-88681     | L7C194          | Released        | 64K x 4 Static RAM                           |
| 5962-88740     | L6116           | Released        | 2K x 8 Static RAM, Low Power                 |
| 5962-89598     | L7C108/L7C109   | Released        | 128K x 8 Static RAM                          |
| 5962-89690     | L6116           | Released        | 2K x 8 Static RAM                            |
| 5962-89712     | L7C162          | Released        | 16K x 4 Static RAM                           |





| Ordering Information   |
|------------------------|
| Video Imaging Products |

Arithmetic Logic Units & Special Arithmetic Functions

Multipliers & Multiplier-Accumulators

Register Products

Peripheral Products

FIFO Products

**Quality and Reliability** 

**Technology and Design Features** 

Package Information

Product Listing

**Sales Offices** 





# **CORPORATE HEADQUARTERS**

WESTERN REGIONAL OFFICE

628 East Evelyn Avenue Sunnyvale, California 94086

TEL: (408) 737-3300 FAX: (408) 733-7690

(800) 851-0767 (Toll free — outside California) (800) 233-2518 (Toll free — inside California)

Applications Hotline: (408) 737-3346 Literature Request E-Mail Address: litreq@logicd.mhs.compuserve.com

Cage Number: 65896

# **REGIONAL OFFICES**

SOUTH-EASTERN

9700 Koger Blvd., Suite 204 St. Petersburg, FL 33702

TEL: (813) 579-9992 FAX: (813) 576-5643 NORTH-EASTERN

112 Meister Ave. Somerville, NJ 08876

TEL: (908) 707-0033 FAX: (908) 707-8574

# NORTH AMERICAN SALES REPRESENTATIVES

ALABAMA

ELECTRAMARK Huntsville, AL (205) 533-2677

ARIZONA

LUSCOMBE ENGINEERING Scottsdale, AZ (602) 949-9333

ARKANSAS

COMPTECH Irving, TX (214) 751-1181

CALIFORNIA (NORTHERN)

PROMERGE Santa Clara, CA (408) 748-2970

CALIFORNIA (SAN DIEGO)

EARLE ASSOCIATES San Diego, CA (619) 278-5441

CALIFORNIA (SOUTHERN — LA, ORANGE, VENTURA CO.)

WESTREP Anaheim, CA (714) 527-2822

CANADA

JRL ASSOCIATES Scarborough, Ontario (416) 439-6965

JRL ASSOCIATES LaSalle, Quebec (514) 366-3706

COLORADO

AKI Denver, CO (303) 756-0700 CONNECTICUT

NRG-LINDCO Fairfield, CT (203) 384-1112

**FLORIDA** 

DYNE-A-MARK Maitland, FL (407) 660-1661

**GEORGIA** 

ELECTRAMARK Norcross, GA (404) 446-7915

IDAHO (NORTHERN)

WESTERN TECHNICAL SALES Spokane, WA (509) 922-7600

IDAHO (SOUTHERN)

FIRST SOURCE Sandy, UT (801) 943-6894

ILLINOIS (NORTH)

GASSNER & CLARK Elgin, IL (708) 695-9540

ILLINOIS (SOUTH)

MIDTEC ASSOCIATES St. Louis, MO (314) 275-8666

INDIANA

APPLIED DATA MANAGEMENT Cincinnati, OH (513) 579-8108

IOWA

MIDTEC ASSOCIATES Lenexa, KS (913) 541-0505 CANSAS

MIDTEC ASSOCIATES Lenexa, KS (913) 541-0505

KENTUCKY

APPLIED DATA MANAGEMENT Cincinnati, OH (513) 579-8108

**LOUISIANA** 

COMPTECH Irving, TX (214) 751-1181

MAINE

A/D SALES Tewksbury, MA (508) 851-5400

MARYLAND

DGR Sutherville, MD (410) 583-1360

MASSACHUSETTS

A/D SALES Tewksbury, MA (508) 851-5400

**MICHIGAN** 

APPLIED DATA MANAGEMENT Woodhaven, MI (313) 675-6327

MINNESOTA

COMPREHENSIVE TECHNICAL SALES Eden Prairie, MN (612) 941-7181

MISSISSIPPI

ELECTRAMARK Huntsville, AL (205) 533-2677

= Sales Offices



# NORTH AMERICAN SALES REPRESENTATIVES

MISSOURI (EAST)

MIDTEC ASSOCIATES
St. Louis, MO

(314) 275-8666

MISSOURI (WEST)

MIDTEC ASSOCIATES Lenexa, KS

(913) 541-0505

**NEBRASKA** 

MIDTEC ASSOCIATES Lenexa, KS

(913) 541-0505

**NEVADA (LAS VEGAS AREA)** 

LUSCOMBE ENGINEERING Scottsdale, AZ

(602) 949-9333

**NEVADA (NORTHERN)** 

PROMERGE Santa Clara, CA (408) 748-2970

**NEW HAMPSHIRE** 

A/D SALES Tewksbury, MA (508) 851-5400

**NEW JERSEY (NORTH)** 

NORTHEAST COMPONENTS CO. Ramsey, NJ

(201) 825-0233

NEW IERSEY (SOUTH)

TAI CORPORATION Moorestown, NJ (609) 778-5353

**NEW MEXICO** 

LUSCOMBE ENGINEERING Scottsdale, AZ (602) 949-9333

NEW YORK (METRO)

NORTHEAST COMPONENTS CO. Ramsey, NJ (201) 825-0233

NEW YORK (UPSTATE - BINGHAMTON)

FOSTER & WAGER, INC. Vestal, NY (607) 748-5963

NEW YORK (UPSTATE --- BUFFALO)

FOSTER & WAGER, INC. East Amherst, NY (716) 688-7864 NEW YORK (UPSTATE — SYRACUSE)

FOSTER & WAGER, INC. Liverpool, NY (315) 457-7954

NEW YORK (UPSTATE)

FOSTER & WAGER, INC. Rochester, NY (716) 385-7744

NORTH CAROLINA

BENCHMARK TECHNICAL SALES Raleigh, NC

(919) 850-0633

OHIO (NORTHERN)

APPLIED DATA MANAGEMENT

Eastlake, OH (216) 946-6812

OHIO (SOUTHERN)

APPLIED DATA MANAGEMENT Cincinnati, OH

(513) 579-8108

OKLAHOMA

COMPTECH Catoosa, OK (918) 266-1966

OREGON

WESTERN TECHNICAL SALES

Beaverton, OR (503) 644-8860

PENNSYLVANIA (EASTERN)

TAI CORPORATION Moorestown, NJ (609) 778-5353

PENNSYLVANIA (WESTERN)

APPLIED DATA MANAGEMENT

Cincinnati, OH (513) 579-8108

PUERTO RICO

A/D SALES Tewksbury, MA (508) 851-5400

RHODE ISLAND

A/D SALES Tewksbury, MA (508) 851-5400

SOUTH CAROLINA

BENCHMARK TECHNICAL SALES Raleigh, NC

(919) 850-0633

TENNESSEE (EAST)

ELECTRAMARK Norcross, GA (404) 446-7915

TENNESSEE (WEST)

ELECTRAMARK Huntsville, AL (205) 533-2677

**TEXAS** 

COMPTECH Austin, TX (512) 343-0300

COMPTECH Brownsville, TX (210) 504-9693

COMPTECH El Paso, TX (915) 566-1022

COMPTECH Houston, TX (713) 781-7420

COMPTECH Irving, TX (214) 751-1181

UTAH

FIRST SOURCE Sandy, UT (801) 943-6894

VERMONT

A/D SALES Tewksbury, MA (508) 851-5400

VIRGINIA

DGR Sutherville, MD (410) 583-1360

WASHINGTON

WESTERN TECHNICAL SALES Bellevue, WA

(206) 641-3900

WESTERN TECHNICAL SALES Spokane, WA

(509) 922-7600

WISCONSIN (EAST)

GASSNER & CLARK Elgin, IL

(708) 695-9540

# NORTH AMERICAN DISTRIBUTORS

#### ALABAMA

ALL AMERICAN Huntsville, AL (205) 837-1555

JAN DEVICES Huntsville, AL (205) 252-2493

PIONEER TECHNOLOGIES Huntsville, AL (205) 837-9300

### ARIZONA

JAN DEVICES Phoenix, AZ (602) 870-1190

### CALIFORNIA (NORTHERN) ALL AMERICAN

San Jose, CA (408) 441-1300 BELL MICROP

BELL MICROPRODUCTS San Jose, CA (408) 451-9400

MILGRAY ELECTRONICS San Jose, CA (408) 456-0900

PIONEER TECHNOLOGIES San Jose, CA

(408) 954-9100 WESTERN MICROTECHNOLOGY Saratoga, CA

(408) 725-1660

CALIFORNIA (SAN DIEGO) ALL AMERICAN San Diego, CA

(619) 458-5850 WESTERN MICROTECHNOLOGY

San Diego, CA (619) 453-8430

# CALIFORNIA (SOUTHERN)

ALL AMERICAN Calabasas, CA (818) 878-0555

ALL AMERICAN Cypress, CA (714) 229-8600

BELL MICROPRODUCTS Irvine, CA (714) 963-0667

#### CALIFORNIA (SOUTHERN -- CONT.)

BELL MICROPRODUCTS Westlake Village, CA (805) 496-2606

JAN DEVICES Reseda, CA (818) 757-2000

MILGRAY ELECTRONICS Thousand Oaks, CA (805) 371-9399

MILGRAY ELECTRONICS Irvine, CA (714) 753-1282

WESTERN MICROTECHNOLOGY Agoura Hills, CA (818) 707-0731

WESTERN MICROTECHNOLOGY Irvine, CA (714) 450-0300

## CANADA

MILGRAY ELECTRONICS Mississauga, Ontario (416) 678-0958 MILGRAY ELECTRONICS

MILGRAY ELECTRONIC Pointe Claire, Quebec (514) 426-5900

# CONNECTICUT

MILGRAY ELECTRONICS Milford, CT (203) 878-5538

#### DELAWARE

MILGRAY ELECTRONICS Marlton, NJ (609) 983-5010

### **FLORIDA**

ALL AMERICAN Sunrise, FL (305) 572-7999 ALL AMERICAN

Miami, FL (305) 621-8282

MILGRAY ELECTRONICS Lake Mary, FL (407) 321-2555

#### FLORIDA (FT. LAUDERDALE)

PIONEER TECHNOLOGIES Deerfield Beach, FL (305) 428-8877

#### FLORIDA (ORLANDO)

PIONEER TECHNOLOGIES Altamonte Springs, FL (407) 834-9090

# GEORGIA

JAN DEVICES Atlanta, GA (404) 371-1376

MILGRAY ELECTRONICS Norcross, GA (404) 446-9777

PIONEER TECHNOLOGIES Duluth, GA (404) 623-1003

#### ILLINOIS

ALL AMERICAN Lisle, IL (708) 852-7707

MILGRAY ELECTRONICS Palatine, IL (708) 202-1900

# INDIANA

MILGRAY ELECTRONICS Indianapolis, IN (317) 781-9997

#### **KANSAS**

MILGRAY ELECTRONICS Overland Park, KS (913) 236-8800

## MARYLAND

ALL AMERICAN Rockville, MD (301) 251-1205

JAN DEVICES Berlin, MD (410) 208-0500

MILGRAY ELECTRONICS Columbia, MD (410) 730-6119

PIONEER TECHNOLOGIES Gaithersburg, MD (301) 840-8900 12

# NORTH AMERICAN DISTRIBUTORS

# MARYLAND (WASHINGTON, D.C.)

PIONEER TECHNOLOGIES Gaithersburg, MD (301) 921-0660

### MASSACHUSETTS

ALL AMERICAN Bedford, MA (617) 275-8888

BELL MICROPRODUCTS Wilmington, MA (508) 658-0222

JAN DEVICES Melrose, MA (617) 662-3901

MILGRAY ELECTRONICS Wilmington, MA (508) 657-6900

WESTERN MICROTECHNOLOGY Burlington, MA (617) 273-2800

### MINNESOTA

ALL AMERICAN Eden Prairie, MN (612) 944-2151

BELL MICROPRODUCTS Edina, MN (612) 933-3236

# **NEW JERSEY (NORTH)**

WESTERN MICROTECHNOLOGY Marlton, NJ (609) 596-7775

# **NEW JERSEY (SOUTH)**

BELL MICROPRODUCTS Parsippany, NJ (201) 402-5959

MILGRAY ELECTRONICS Parsippany, NJ (201) 335-1766

# NEW YORK (METRO)

ALL AMERICAN Hauppauge, NY (516) 434-9000

MAST DISTRIBUTORS Ronkonkoma, NY (516) 471-4422

MILGRAY ELECTRONICS Farmingdale, NY (516) 391-3000

#### NEW YORK (UPSTATE)

MILGRAY ELECTRONICS Pittsford, NY (716) 381-9700

## NORTH CAROLINA

MILGRAY ELECTRONICS Raleigh, NC (919) 790-8094

PIONEER TECHNOLOGIES Morrisville, NC (919) 460-1530

### оню

MILGRAY ELECTRONICS Cleveland, OH (216) 447-1520

### **OREGON**

ALL AMERICAN Beaverton, OR (503) 531-3333 JAN DEVICES Lake Oswego, OR (503) 636-9559

WESTERN MICROTECHNOLOGY Beaverton, OR (503) 629-2082

#### **PENNSYLVANIA**

PIONEER TECHNOLOGIES Horsham, PA (215) 674-4000

## **PUERTO RICO**

MILGRAY ELECTRONICS Canovanas, Puerto Rico (809) 876-8200

### **TEXAS**

ALL AMERICAN Richardson, TX (214) 231-5300

BELL MICROPRODUCTS Richardson, TX (214) 783-4191

JAN DEVICES Austin, TX (512) 335-6241

MILGRAY ELECTRONICS Dallas, TX (214) 248-1603

MILGRAY ELECTRONICS Stafford, TX (713) 240-5360

### UTAH

ALL AMERICAN Salt Lake City, UT (801) 261-4210

MILGRAY ELECTRONICS Murray, UT (801) 261-2999

# **VIRGINIA**

BELL MICROPRODUCTS Chantilly, VA (703) 803-1020

### WASHINGTON

BELL MICROPRODUCTS Redmond, WA (206) 861-5710

JAN DEVICES Redmond, WA (206) 869-5412

WESTERN MICROTECHNOLOGY Bellevue, WA (206) 453-1699

# INTERNATIONAL SALES REPRESENTATIVES AND DISTRIBUTORS

AUSTRALIA

LOGIC 4 AUSTRALASIA PTY, LTD.

P.O. Box 52

Eastwood, S.A. 5063

Australia

TEL: +61-8-3732811

FAX: +61-8-3732286

FRANCE

MICROEL

21, Avenue de la Baltique

Ze de Courtaboeuf

91140 Villebon sur Yvette

France

TEL: +33-1-6907-0824

FAX: +33-1-6907-1723

GERMANY

LENTRON ELEKTRONIK GMBH

Tölzer Strasse 46

82024 Taufkirchen Germany

TEL: +49-89-6149-004

FAX: +49-89-6140-640

HONG KONG

RTI INDUSTRIES CO., LTD.

Room 402

Nan Fung Commercial Centre

No. 19, Lam Lok Street

Kowloon Bay, Kowloon

Hong Kong

TEL: +852-2795-7421

FAX: +852-2795-7839

**INDONESIA** 

TEN TECHNOLOGY

Blk. 8 Lorong Bakar Batu

#04-01 Kolam Ayer Ind. Est.

Singapore

TEL: +65-741-8400

FAX: +65-741-7871

ISRAEL

EL-GEV ELECTRONICS LTD.

**Building 101** 

P.O. Box 50

Tirat-Yehuda 73175 Israel

TEL: +972-3-9712056 FAX: +972-3-9712407

IAPAN

MCM JAPAN LTD.

Sun Towers Center Bldg. 2-11-22 Sangenjaya

Setagaya-ku

Tokyo 154

Japan

TEL: +81-3-3487-8477

FAX: +81-3-3487-8825

KOREA

**D&S CORPORATION** 

Room No. 807, Sungji Height 3 B/D

642-6 Yoksam-Dong

Kangnam-Gu Seoul 135-080

Korea

TEL: +82-2-538-8431

FAX: +82-2-568-2008

MALAYSIA

TEN TECHNOLOGY

Blk. 8 Lorong Bakar Batu

#04-01 Kolam Ayer Ind. Est.

1334

Singapore

TEL: +65-741-8400

FAX: +65-741-7871

**NETHERLANDS** 

EURODIS TEXIM ELECTRONICS BV

Postbus 172

7480 AD Haaksbergen

The Netherlands

TEL: +31-5427-33333

FAX: +31-5427-33888

**PHILIPPINES** 

TEN TECHNOLOGY

Blk. 8 Lorong Bakar Batu

#04-01 Kolam Ayer Ind. Est.

1334 Singapore

TEL: +65-741-8400

FAX: +65-741-7871

SINGAPORE

TEN TECHNOLOGY

Blk. 8 Lorong Bakar Batu

#04-01 Kolam Ayer Ind. Est.

1334

Singapore

TEL: +65-741-8400

FAX: +65-741-7871

SWEDEN

AB AVNET EMG

Englundavägen 7

Box 1830

S-171 27 Solna

Sweden

TEL: +46-8-6291400

FAX: +46-8-6270280

TAIWAN

MASTER ELECTRONICS

16 F, No. 182, Sec. 2

Tun-Hwa South Rd.

Taipei

Taiwan, R.O.C.

TEL: +886-2-732-3002

FAX: +886-2-735-0902

**THAILAND** 

TEN TECHNOLOGY

Blk. 8 Lorong Bakar Batu

#04-01 Kolam Ayer Ind. Est. 1334

Singapore

TEL: +65-741-8400

FAX: +65-741-7871

UNITED KINGDOM

ABACUS ELECTRONICS

Abacus House

Bone Lane

Newbury

Berkshire RG14 5SF

United Kingdom

TEL: +44-1635-36222 FAX: +44-1635-38670

AMBAR CASCOM LTD.

The Gatehouse

Alton House Business Park Gatehouse Way

Aylesbury

Bucks HP19 3DL

United Kingdom

TEL: +44-1296-434141 FAX: +44-1296-29670

